2018-02-11 21:34:20 -05:00
|
|
|
// Copyright 2018 yuzu Emulator Project
|
|
|
|
// Licensed under GPLv2 or any later version
|
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
2018-11-06 15:26:27 -05:00
|
|
|
#include "core/core.h"
|
2018-04-24 23:00:40 -04:00
|
|
|
#include "core/memory.h"
|
2018-02-11 21:34:20 -05:00
|
|
|
#include "video_core/engines/fermi_2d.h"
|
2018-11-06 15:26:27 -05:00
|
|
|
#include "video_core/engines/maxwell_3d.h"
|
2018-10-05 23:46:40 -04:00
|
|
|
#include "video_core/rasterizer_interface.h"
|
2018-04-24 23:00:40 -04:00
|
|
|
#include "video_core/textures/decoders.h"
|
2018-02-11 21:34:20 -05:00
|
|
|
|
2018-07-20 18:14:17 -04:00
|
|
|
namespace Tegra::Engines {
|
2018-02-11 21:34:20 -05:00
|
|
|
|
2018-10-05 23:46:40 -04:00
|
|
|
Fermi2D::Fermi2D(VideoCore::RasterizerInterface& rasterizer, MemoryManager& memory_manager)
|
|
|
|
: memory_manager(memory_manager), rasterizer{rasterizer} {}
|
2018-04-23 21:12:40 -04:00
|
|
|
|
2018-11-23 23:20:56 -05:00
|
|
|
void Fermi2D::CallMethod(const GPU::MethodCall& method_call) {
|
|
|
|
ASSERT_MSG(method_call.method < Regs::NUM_REGS,
|
2018-04-23 21:12:40 -04:00
|
|
|
"Invalid Fermi2D register, increase the size of the Regs structure");
|
2018-04-24 23:00:40 -04:00
|
|
|
|
2018-11-23 23:20:56 -05:00
|
|
|
regs.reg_array[method_call.method] = method_call.argument;
|
2018-04-24 23:00:40 -04:00
|
|
|
|
2018-11-23 23:20:56 -05:00
|
|
|
switch (method_call.method) {
|
2018-04-24 23:00:40 -04:00
|
|
|
case FERMI2D_REG_INDEX(trigger): {
|
|
|
|
HandleSurfaceCopy();
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void Fermi2D::HandleSurfaceCopy() {
|
2018-07-02 12:13:26 -04:00
|
|
|
LOG_WARNING(HW_GPU, "Requested a surface copy with operation {}",
|
2018-07-02 12:20:50 -04:00
|
|
|
static_cast<u32>(regs.operation));
|
2018-04-24 23:00:40 -04:00
|
|
|
|
|
|
|
const GPUVAddr source = regs.src.Address();
|
|
|
|
const GPUVAddr dest = regs.dst.Address();
|
|
|
|
|
|
|
|
// TODO(Subv): Only same-format and same-size copies are allowed for now.
|
|
|
|
ASSERT(regs.src.format == regs.dst.format);
|
|
|
|
ASSERT(regs.src.width * regs.src.height == regs.dst.width * regs.dst.height);
|
|
|
|
|
|
|
|
// TODO(Subv): Only raw copies are implemented.
|
|
|
|
ASSERT(regs.operation == Regs::Operation::SrcCopy);
|
|
|
|
|
2019-01-22 01:47:56 -05:00
|
|
|
const auto source_cpu = memory_manager.GpuToCpuAddress(source);
|
|
|
|
const auto dest_cpu = memory_manager.GpuToCpuAddress(dest);
|
|
|
|
ASSERT_MSG(source_cpu, "Invalid source GPU address");
|
|
|
|
ASSERT_MSG(dest_cpu, "Invalid destination GPU address");
|
2018-04-24 23:00:40 -04:00
|
|
|
|
|
|
|
u32 src_bytes_per_pixel = RenderTargetBytesPerPixel(regs.src.format);
|
|
|
|
u32 dst_bytes_per_pixel = RenderTargetBytesPerPixel(regs.dst.format);
|
|
|
|
|
2018-10-05 23:46:40 -04:00
|
|
|
if (!rasterizer.AccelerateSurfaceCopy(regs.src, regs.dst)) {
|
2018-11-06 15:26:27 -05:00
|
|
|
// All copies here update the main memory, so mark all rasterizer states as invalid.
|
|
|
|
Core::System::GetInstance().GPU().Maxwell3D().dirty_flags.OnMemoryWrite();
|
|
|
|
|
2019-01-22 01:47:56 -05:00
|
|
|
rasterizer.FlushRegion(*source_cpu, src_bytes_per_pixel * regs.src.width * regs.src.height);
|
2018-10-17 20:32:29 -04:00
|
|
|
// We have to invalidate the destination region to evict any outdated surfaces from the
|
|
|
|
// cache. We do this before actually writing the new data because the destination address
|
|
|
|
// might contain a dirty surface that will have to be written back to memory.
|
2019-01-22 01:47:56 -05:00
|
|
|
rasterizer.InvalidateRegion(*dest_cpu,
|
2018-10-17 20:32:29 -04:00
|
|
|
dst_bytes_per_pixel * regs.dst.width * regs.dst.height);
|
2018-10-05 23:46:40 -04:00
|
|
|
|
|
|
|
if (regs.src.linear == regs.dst.linear) {
|
|
|
|
// If the input layout and the output layout are the same, just perform a raw copy.
|
|
|
|
ASSERT(regs.src.BlockHeight() == regs.dst.BlockHeight());
|
2019-01-22 01:47:56 -05:00
|
|
|
Memory::CopyBlock(*dest_cpu, *source_cpu,
|
2018-10-05 23:46:40 -04:00
|
|
|
src_bytes_per_pixel * regs.dst.width * regs.dst.height);
|
|
|
|
return;
|
|
|
|
}
|
2019-01-22 01:47:56 -05:00
|
|
|
u8* src_buffer = Memory::GetPointer(*source_cpu);
|
|
|
|
u8* dst_buffer = Memory::GetPointer(*dest_cpu);
|
2018-10-05 23:46:40 -04:00
|
|
|
if (!regs.src.linear && regs.dst.linear) {
|
|
|
|
// If the input is tiled and the output is linear, deswizzle the input and copy it over.
|
2018-10-11 19:11:47 -04:00
|
|
|
Texture::CopySwizzledData(regs.src.width, regs.src.height, regs.src.depth,
|
|
|
|
src_bytes_per_pixel, dst_bytes_per_pixel, src_buffer,
|
|
|
|
dst_buffer, true, regs.src.BlockHeight(),
|
2018-11-16 12:01:54 -05:00
|
|
|
regs.src.BlockDepth(), 0);
|
2018-10-05 23:46:40 -04:00
|
|
|
} else {
|
|
|
|
// If the input is linear and the output is tiled, swizzle the input and copy it over.
|
2018-10-11 19:11:47 -04:00
|
|
|
Texture::CopySwizzledData(regs.src.width, regs.src.height, regs.src.depth,
|
|
|
|
src_bytes_per_pixel, dst_bytes_per_pixel, dst_buffer,
|
|
|
|
src_buffer, false, regs.dst.BlockHeight(),
|
2018-11-16 12:01:54 -05:00
|
|
|
regs.dst.BlockDepth(), 0);
|
2018-10-05 23:46:40 -04:00
|
|
|
}
|
2018-04-24 23:00:40 -04:00
|
|
|
}
|
2018-04-23 21:12:40 -04:00
|
|
|
}
|
2018-02-11 21:34:20 -05:00
|
|
|
|
2018-07-20 18:14:17 -04:00
|
|
|
} // namespace Tegra::Engines
|