2018-02-11 21:34:20 -05:00
|
|
|
// Copyright 2018 yuzu Emulator Project
|
|
|
|
// Licensed under GPLv2 or any later version
|
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
|
|
|
#pragma once
|
|
|
|
|
2018-04-23 21:12:40 -04:00
|
|
|
#include <array>
|
2019-03-05 20:25:01 -05:00
|
|
|
#include <cstddef>
|
2018-04-23 23:14:08 -04:00
|
|
|
#include "common/bit_field.h"
|
2018-04-23 21:12:40 -04:00
|
|
|
#include "common/common_funcs.h"
|
2018-02-11 21:34:20 -05:00
|
|
|
#include "common/common_types.h"
|
2019-05-18 04:57:49 -04:00
|
|
|
#include "common/math_util.h"
|
2018-04-23 23:14:08 -04:00
|
|
|
#include "video_core/gpu.h"
|
2019-04-05 18:21:15 -04:00
|
|
|
|
|
|
|
namespace Tegra {
|
|
|
|
class MemoryManager;
|
|
|
|
}
|
2018-02-11 21:34:20 -05:00
|
|
|
|
2018-10-05 23:46:40 -04:00
|
|
|
namespace VideoCore {
|
|
|
|
class RasterizerInterface;
|
|
|
|
}
|
|
|
|
|
2018-07-20 18:14:17 -04:00
|
|
|
namespace Tegra::Engines {
|
2018-02-11 21:34:20 -05:00
|
|
|
|
2019-04-23 08:44:52 -04:00
|
|
|
/**
|
|
|
|
* This Engine is known as G80_2D. Documentation can be found in:
|
|
|
|
* https://github.com/envytools/envytools/blob/master/rnndb/graph/g80_2d.xml
|
|
|
|
* https://cgit.freedesktop.org/mesa/mesa/tree/src/gallium/drivers/nouveau/nv50/nv50_2d.xml.h
|
|
|
|
*/
|
|
|
|
|
2018-04-23 21:12:40 -04:00
|
|
|
#define FERMI2D_REG_INDEX(field_name) \
|
|
|
|
(offsetof(Tegra::Engines::Fermi2D::Regs, field_name) / sizeof(u32))
|
|
|
|
|
2018-02-11 23:44:12 -05:00
|
|
|
class Fermi2D final {
|
|
|
|
public:
|
2019-08-30 14:08:00 -04:00
|
|
|
explicit Fermi2D(VideoCore::RasterizerInterface& rasterizer);
|
2018-02-11 23:44:12 -05:00
|
|
|
~Fermi2D() = default;
|
2018-02-11 21:34:20 -05:00
|
|
|
|
2018-02-11 23:44:12 -05:00
|
|
|
/// Write the value to the register identified by method.
|
2018-11-23 23:20:56 -05:00
|
|
|
void CallMethod(const GPU::MethodCall& method_call);
|
2018-04-23 21:12:40 -04:00
|
|
|
|
2019-05-18 04:57:49 -04:00
|
|
|
enum class Origin : u32 {
|
|
|
|
Center = 0,
|
|
|
|
Corner = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum class Filter : u32 {
|
|
|
|
PointSample = 0, // Nearest
|
|
|
|
Linear = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum class Operation : u32 {
|
|
|
|
SrcCopyAnd = 0,
|
|
|
|
ROPAnd = 1,
|
|
|
|
Blend = 2,
|
|
|
|
SrcCopy = 3,
|
|
|
|
ROP = 4,
|
|
|
|
SrcCopyPremult = 5,
|
|
|
|
BlendPremult = 6,
|
|
|
|
};
|
|
|
|
|
2018-04-23 21:12:40 -04:00
|
|
|
struct Regs {
|
2018-09-15 09:21:06 -04:00
|
|
|
static constexpr std::size_t NUM_REGS = 0x258;
|
2018-04-23 21:12:40 -04:00
|
|
|
|
2018-04-23 23:14:08 -04:00
|
|
|
struct Surface {
|
|
|
|
RenderTargetFormat format;
|
|
|
|
BitField<0, 1, u32> linear;
|
|
|
|
union {
|
2018-10-08 14:34:55 -04:00
|
|
|
BitField<0, 4, u32> block_width;
|
2018-04-23 23:14:08 -04:00
|
|
|
BitField<4, 4, u32> block_height;
|
2018-10-08 14:34:55 -04:00
|
|
|
BitField<8, 4, u32> block_depth;
|
2018-04-23 23:14:08 -04:00
|
|
|
};
|
|
|
|
u32 depth;
|
|
|
|
u32 layer;
|
|
|
|
u32 pitch;
|
|
|
|
u32 width;
|
|
|
|
u32 height;
|
|
|
|
u32 address_high;
|
|
|
|
u32 address_low;
|
|
|
|
|
|
|
|
GPUVAddr Address() const {
|
|
|
|
return static_cast<GPUVAddr>((static_cast<GPUVAddr>(address_high) << 32) |
|
|
|
|
address_low);
|
|
|
|
}
|
2018-04-28 20:40:03 -04:00
|
|
|
|
2018-10-08 14:34:55 -04:00
|
|
|
u32 BlockWidth() const {
|
2019-06-13 16:41:16 -04:00
|
|
|
return block_width.Value();
|
2018-10-08 14:34:55 -04:00
|
|
|
}
|
|
|
|
|
2018-04-28 20:40:03 -04:00
|
|
|
u32 BlockHeight() const {
|
2019-06-13 16:41:16 -04:00
|
|
|
return block_height.Value();
|
2018-04-28 20:40:03 -04:00
|
|
|
}
|
2018-10-08 14:34:55 -04:00
|
|
|
|
|
|
|
u32 BlockDepth() const {
|
2019-06-13 16:41:16 -04:00
|
|
|
return block_depth.Value();
|
2018-10-08 14:34:55 -04:00
|
|
|
}
|
2018-04-23 23:14:08 -04:00
|
|
|
};
|
|
|
|
static_assert(sizeof(Surface) == 0x28, "Surface has incorrect size");
|
|
|
|
|
2018-04-23 21:12:40 -04:00
|
|
|
union {
|
|
|
|
struct {
|
2019-11-03 18:54:03 -05:00
|
|
|
INSERT_UNION_PADDING_WORDS(0x80);
|
2018-04-23 23:14:08 -04:00
|
|
|
|
|
|
|
Surface dst;
|
|
|
|
|
2019-11-03 18:54:03 -05:00
|
|
|
INSERT_UNION_PADDING_WORDS(2);
|
2018-04-23 23:14:08 -04:00
|
|
|
|
|
|
|
Surface src;
|
|
|
|
|
2019-11-03 18:54:03 -05:00
|
|
|
INSERT_UNION_PADDING_WORDS(0x15);
|
2018-04-23 23:14:08 -04:00
|
|
|
|
|
|
|
Operation operation;
|
|
|
|
|
2019-11-03 18:54:03 -05:00
|
|
|
INSERT_UNION_PADDING_WORDS(0x177);
|
2018-04-23 23:14:08 -04:00
|
|
|
|
2019-05-18 04:57:49 -04:00
|
|
|
union {
|
|
|
|
u32 raw;
|
|
|
|
BitField<0, 1, Origin> origin;
|
|
|
|
BitField<4, 1, Filter> filter;
|
|
|
|
} blit_control;
|
2018-04-23 23:14:08 -04:00
|
|
|
|
2019-11-03 18:54:03 -05:00
|
|
|
INSERT_UNION_PADDING_WORDS(0x8);
|
2018-12-15 00:20:00 -05:00
|
|
|
|
|
|
|
u32 blit_dst_x;
|
|
|
|
u32 blit_dst_y;
|
|
|
|
u32 blit_dst_width;
|
|
|
|
u32 blit_dst_height;
|
|
|
|
u64 blit_du_dx;
|
|
|
|
u64 blit_dv_dy;
|
|
|
|
u64 blit_src_x;
|
|
|
|
u64 blit_src_y;
|
|
|
|
|
2019-11-03 18:54:03 -05:00
|
|
|
INSERT_UNION_PADDING_WORDS(0x21);
|
2018-04-23 21:12:40 -04:00
|
|
|
};
|
|
|
|
std::array<u32, NUM_REGS> reg_array;
|
|
|
|
};
|
|
|
|
} regs{};
|
|
|
|
|
2019-05-18 04:57:49 -04:00
|
|
|
struct Config {
|
|
|
|
Operation operation;
|
|
|
|
Filter filter;
|
|
|
|
Common::Rectangle<u32> src_rect;
|
|
|
|
Common::Rectangle<u32> dst_rect;
|
|
|
|
};
|
|
|
|
|
2018-04-24 23:00:40 -04:00
|
|
|
private:
|
2018-10-05 23:46:40 -04:00
|
|
|
VideoCore::RasterizerInterface& rasterizer;
|
|
|
|
|
2018-04-24 23:00:40 -04:00
|
|
|
/// Performs the copy from the source surface to the destination surface as configured in the
|
|
|
|
/// registers.
|
|
|
|
void HandleSurfaceCopy();
|
2018-02-11 23:44:12 -05:00
|
|
|
};
|
2018-02-11 21:34:20 -05:00
|
|
|
|
2018-04-23 21:12:40 -04:00
|
|
|
#define ASSERT_REG_POSITION(field_name, position) \
|
|
|
|
static_assert(offsetof(Fermi2D::Regs, field_name) == position * 4, \
|
|
|
|
"Field " #field_name " has invalid position")
|
|
|
|
|
2018-04-23 23:14:08 -04:00
|
|
|
ASSERT_REG_POSITION(dst, 0x80);
|
|
|
|
ASSERT_REG_POSITION(src, 0x8C);
|
|
|
|
ASSERT_REG_POSITION(operation, 0xAB);
|
2018-12-15 00:20:00 -05:00
|
|
|
ASSERT_REG_POSITION(blit_control, 0x223);
|
|
|
|
ASSERT_REG_POSITION(blit_dst_x, 0x22c);
|
|
|
|
ASSERT_REG_POSITION(blit_dst_y, 0x22d);
|
|
|
|
ASSERT_REG_POSITION(blit_dst_width, 0x22e);
|
|
|
|
ASSERT_REG_POSITION(blit_dst_height, 0x22f);
|
|
|
|
ASSERT_REG_POSITION(blit_du_dx, 0x230);
|
|
|
|
ASSERT_REG_POSITION(blit_dv_dy, 0x232);
|
|
|
|
ASSERT_REG_POSITION(blit_src_x, 0x234);
|
|
|
|
ASSERT_REG_POSITION(blit_src_y, 0x236);
|
|
|
|
|
2018-04-23 21:12:40 -04:00
|
|
|
#undef ASSERT_REG_POSITION
|
|
|
|
|
2018-07-20 18:14:17 -04:00
|
|
|
} // namespace Tegra::Engines
|