2018-05-24 19:37:18 -04:00
|
|
|
|
// Copyright 2018 yuzu Emulator Project
|
2018-04-04 21:43:40 -04:00
|
|
|
|
// Licensed under GPLv2 or any later version
|
|
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
|
|
|
|
|
#pragma once
|
|
|
|
|
|
2018-04-20 20:49:05 -04:00
|
|
|
|
#include <bitset>
|
2018-04-15 20:45:56 -04:00
|
|
|
|
#include <cstring>
|
2018-04-04 21:43:40 -04:00
|
|
|
|
#include <map>
|
|
|
|
|
#include <string>
|
2018-04-20 20:49:05 -04:00
|
|
|
|
#include <vector>
|
|
|
|
|
|
|
|
|
|
#include <boost/optional.hpp>
|
|
|
|
|
|
2018-04-04 21:43:40 -04:00
|
|
|
|
#include "common/bit_field.h"
|
2018-04-20 20:49:05 -04:00
|
|
|
|
#include "common/common_types.h"
|
2018-04-04 21:43:40 -04:00
|
|
|
|
|
|
|
|
|
namespace Tegra {
|
|
|
|
|
namespace Shader {
|
|
|
|
|
|
|
|
|
|
struct Register {
|
2018-04-25 23:55:21 -04:00
|
|
|
|
/// Number of registers
|
|
|
|
|
static constexpr size_t NumRegisters = 256;
|
|
|
|
|
|
|
|
|
|
/// Register 255 is special cased to always be 0
|
2018-04-20 10:04:54 -04:00
|
|
|
|
static constexpr size_t ZeroIndex = 255;
|
|
|
|
|
|
2018-04-27 22:19:14 -04:00
|
|
|
|
enum class Size : u64 {
|
|
|
|
|
Byte = 0,
|
|
|
|
|
Short = 1,
|
|
|
|
|
Word = 2,
|
|
|
|
|
Long = 3,
|
|
|
|
|
};
|
|
|
|
|
|
2018-04-17 18:06:10 -04:00
|
|
|
|
constexpr Register() = default;
|
2018-04-04 21:43:40 -04:00
|
|
|
|
|
|
|
|
|
constexpr Register(u64 value) : value(value) {}
|
|
|
|
|
|
|
|
|
|
constexpr operator u64() const {
|
|
|
|
|
return value;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
template <typename T>
|
|
|
|
|
constexpr u64 operator-(const T& oth) const {
|
|
|
|
|
return value - oth;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
template <typename T>
|
|
|
|
|
constexpr u64 operator&(const T& oth) const {
|
|
|
|
|
return value & oth;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
constexpr u64 operator&(const Register& oth) const {
|
|
|
|
|
return value & oth.value;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
constexpr u64 operator~() const {
|
|
|
|
|
return ~value;
|
|
|
|
|
}
|
|
|
|
|
|
2018-04-25 23:55:21 -04:00
|
|
|
|
u64 GetSwizzledIndex(u64 elem) const {
|
|
|
|
|
elem = (value + elem) & 3;
|
|
|
|
|
return (value & ~3) + elem;
|
|
|
|
|
}
|
|
|
|
|
|
2018-04-04 21:43:40 -04:00
|
|
|
|
private:
|
2018-04-17 18:06:10 -04:00
|
|
|
|
u64 value{};
|
2018-04-04 21:43:40 -04:00
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
union Attribute {
|
2018-04-14 14:09:32 -04:00
|
|
|
|
Attribute() = default;
|
2018-04-04 21:43:40 -04:00
|
|
|
|
|
2018-04-17 18:06:10 -04:00
|
|
|
|
constexpr explicit Attribute(u64 value) : value(value) {}
|
2018-04-04 21:43:40 -04:00
|
|
|
|
|
|
|
|
|
enum class Index : u64 {
|
|
|
|
|
Position = 7,
|
|
|
|
|
Attribute_0 = 8,
|
2018-05-30 11:58:03 -04:00
|
|
|
|
// This attribute contains a tuple of (~, ~, InstanceId, VertexId) when inside a vertex
|
|
|
|
|
// shader, and a tuple of (TessCoord.x, TessCoord.y, TessCoord.z, ~) when inside a Tess Eval
|
|
|
|
|
// shader.
|
|
|
|
|
TessCoordInstanceIDVertexID = 47,
|
2018-04-04 21:43:40 -04:00
|
|
|
|
};
|
|
|
|
|
|
2018-04-09 23:39:44 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<22, 2, u64> element;
|
|
|
|
|
BitField<24, 6, Index> index;
|
|
|
|
|
BitField<47, 3, u64> size;
|
|
|
|
|
} fmt20;
|
|
|
|
|
|
|
|
|
|
union {
|
|
|
|
|
BitField<30, 2, u64> element;
|
|
|
|
|
BitField<32, 6, Index> index;
|
|
|
|
|
} fmt28;
|
2018-04-04 21:43:40 -04:00
|
|
|
|
|
|
|
|
|
BitField<39, 8, u64> reg;
|
2018-04-17 18:06:10 -04:00
|
|
|
|
u64 value{};
|
2018-04-04 21:43:40 -04:00
|
|
|
|
};
|
|
|
|
|
|
2018-04-10 01:26:15 -04:00
|
|
|
|
union Sampler {
|
|
|
|
|
Sampler() = default;
|
|
|
|
|
|
2018-04-17 18:06:10 -04:00
|
|
|
|
constexpr explicit Sampler(u64 value) : value(value) {}
|
2018-04-10 01:26:15 -04:00
|
|
|
|
|
|
|
|
|
enum class Index : u64 {
|
|
|
|
|
Sampler_0 = 8,
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
BitField<36, 13, Index> index;
|
2018-04-17 18:06:10 -04:00
|
|
|
|
u64 value{};
|
2018-04-10 01:26:15 -04:00
|
|
|
|
};
|
|
|
|
|
|
2018-04-04 21:43:40 -04:00
|
|
|
|
} // namespace Shader
|
|
|
|
|
} // namespace Tegra
|
|
|
|
|
|
|
|
|
|
namespace std {
|
|
|
|
|
|
2018-04-20 20:49:05 -04:00
|
|
|
|
// TODO(bunnei): The below is forbidden by the C++ standard, but works fine. See #330.
|
2018-04-04 21:43:40 -04:00
|
|
|
|
template <>
|
|
|
|
|
struct make_unsigned<Tegra::Shader::Attribute> {
|
|
|
|
|
using type = Tegra::Shader::Attribute;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
template <>
|
|
|
|
|
struct make_unsigned<Tegra::Shader::Register> {
|
|
|
|
|
using type = Tegra::Shader::Register;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
} // namespace std
|
|
|
|
|
|
|
|
|
|
namespace Tegra {
|
|
|
|
|
namespace Shader {
|
|
|
|
|
|
|
|
|
|
enum class Pred : u64 {
|
|
|
|
|
UnusedIndex = 0x7,
|
2018-04-20 10:09:50 -04:00
|
|
|
|
NeverExecute = 0xF,
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
enum class PredCondition : u64 {
|
|
|
|
|
LessThan = 1,
|
|
|
|
|
Equal = 2,
|
|
|
|
|
LessEqual = 3,
|
|
|
|
|
GreaterThan = 4,
|
|
|
|
|
NotEqual = 5,
|
|
|
|
|
GreaterEqual = 6,
|
|
|
|
|
// TODO(Subv): Other condition types
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
enum class PredOperation : u64 {
|
|
|
|
|
And = 0,
|
|
|
|
|
Or = 1,
|
|
|
|
|
Xor = 2,
|
2018-04-04 21:43:40 -04:00
|
|
|
|
};
|
|
|
|
|
|
2018-06-04 14:24:31 -04:00
|
|
|
|
enum class LogicOperation : u64 {
|
|
|
|
|
And = 0,
|
|
|
|
|
Or = 1,
|
|
|
|
|
Xor = 2,
|
|
|
|
|
PassB = 3,
|
|
|
|
|
};
|
|
|
|
|
|
2018-04-09 22:09:23 -04:00
|
|
|
|
enum class SubOp : u64 {
|
|
|
|
|
Cos = 0x0,
|
|
|
|
|
Sin = 0x1,
|
|
|
|
|
Ex2 = 0x2,
|
|
|
|
|
Lg2 = 0x3,
|
|
|
|
|
Rcp = 0x4,
|
|
|
|
|
Rsq = 0x5,
|
2018-04-15 20:45:56 -04:00
|
|
|
|
Min = 0x8,
|
2018-04-09 22:09:23 -04:00
|
|
|
|
};
|
|
|
|
|
|
2018-06-04 19:05:12 -04:00
|
|
|
|
enum class FloatRoundingOp : u64 {
|
|
|
|
|
None = 0,
|
|
|
|
|
Floor = 1,
|
|
|
|
|
Ceil = 2,
|
|
|
|
|
Trunc = 3,
|
|
|
|
|
};
|
|
|
|
|
|
2018-06-05 23:46:23 -04:00
|
|
|
|
enum class UniformType : u64 {
|
|
|
|
|
UnsignedByte = 0,
|
|
|
|
|
SignedByte = 1,
|
|
|
|
|
UnsignedShort = 2,
|
|
|
|
|
SignedShort = 3,
|
|
|
|
|
Single = 4,
|
|
|
|
|
Double = 5,
|
|
|
|
|
};
|
|
|
|
|
|
2018-04-04 21:43:40 -04:00
|
|
|
|
union Instruction {
|
|
|
|
|
Instruction& operator=(const Instruction& instr) {
|
2018-04-20 20:49:05 -04:00
|
|
|
|
value = instr.value;
|
2018-04-04 21:43:40 -04:00
|
|
|
|
return *this;
|
|
|
|
|
}
|
|
|
|
|
|
2018-04-20 20:49:05 -04:00
|
|
|
|
constexpr Instruction(u64 value) : value{value} {}
|
|
|
|
|
|
2018-04-09 23:39:44 -04:00
|
|
|
|
BitField<0, 8, Register> gpr0;
|
|
|
|
|
BitField<8, 8, Register> gpr8;
|
2018-04-20 10:16:55 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<16, 4, Pred> full_pred;
|
|
|
|
|
BitField<16, 3, u64> pred_index;
|
|
|
|
|
} pred;
|
|
|
|
|
BitField<19, 1, u64> negate_pred;
|
2018-04-09 23:39:44 -04:00
|
|
|
|
BitField<20, 8, Register> gpr20;
|
2018-04-09 22:09:23 -04:00
|
|
|
|
BitField<20, 7, SubOp> sub_op;
|
2018-04-09 23:39:44 -04:00
|
|
|
|
BitField<28, 8, Register> gpr28;
|
|
|
|
|
BitField<39, 8, Register> gpr39;
|
2018-04-20 20:49:05 -04:00
|
|
|
|
BitField<48, 16, u64> opcode;
|
2018-04-09 23:39:44 -04:00
|
|
|
|
|
|
|
|
|
union {
|
2018-04-19 14:34:50 -04:00
|
|
|
|
BitField<20, 19, u64> imm20_19;
|
|
|
|
|
BitField<20, 32, u64> imm20_32;
|
2018-04-09 23:39:44 -04:00
|
|
|
|
BitField<45, 1, u64> negate_b;
|
|
|
|
|
BitField<46, 1, u64> abs_a;
|
|
|
|
|
BitField<48, 1, u64> negate_a;
|
|
|
|
|
BitField<49, 1, u64> abs_b;
|
|
|
|
|
BitField<50, 1, u64> abs_d;
|
2018-04-15 20:45:56 -04:00
|
|
|
|
BitField<56, 1, u64> negate_imm;
|
|
|
|
|
|
2018-05-20 18:53:06 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<39, 3, u64> pred;
|
|
|
|
|
BitField<42, 1, u64> negate_pred;
|
|
|
|
|
} fmnmx;
|
|
|
|
|
|
2018-06-04 14:24:31 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<53, 2, LogicOperation> operation;
|
|
|
|
|
BitField<55, 1, u64> invert_a;
|
|
|
|
|
BitField<56, 1, u64> invert_b;
|
|
|
|
|
} lop;
|
|
|
|
|
|
2018-04-19 14:34:50 -04:00
|
|
|
|
float GetImm20_19() const {
|
2018-04-15 20:45:56 -04:00
|
|
|
|
float result{};
|
2018-04-19 14:34:50 -04:00
|
|
|
|
u32 imm{static_cast<u32>(imm20_19)};
|
2018-04-15 20:45:56 -04:00
|
|
|
|
imm <<= 12;
|
|
|
|
|
imm |= negate_imm ? 0x80000000 : 0;
|
|
|
|
|
std::memcpy(&result, &imm, sizeof(imm));
|
|
|
|
|
return result;
|
|
|
|
|
}
|
2018-04-19 14:34:50 -04:00
|
|
|
|
|
|
|
|
|
float GetImm20_32() const {
|
|
|
|
|
float result{};
|
|
|
|
|
u32 imm{static_cast<u32>(imm20_32)};
|
|
|
|
|
std::memcpy(&result, &imm, sizeof(imm));
|
|
|
|
|
return result;
|
|
|
|
|
}
|
2018-06-04 20:03:47 -04:00
|
|
|
|
|
2018-06-04 22:15:19 -04:00
|
|
|
|
s32 GetSignedImm20_20() const {
|
|
|
|
|
u32 immediate = static_cast<u32>(imm20_19 | (negate_imm << 19));
|
2018-06-04 20:03:47 -04:00
|
|
|
|
// Sign extend the 20-bit value.
|
|
|
|
|
u32 mask = 1U << (20 - 1);
|
|
|
|
|
return static_cast<s32>((immediate ^ mask) - mask);
|
|
|
|
|
}
|
2018-06-04 22:15:19 -04:00
|
|
|
|
} alu;
|
2018-06-04 20:03:47 -04:00
|
|
|
|
|
2018-06-04 22:15:19 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<39, 5, u64> shift_amount;
|
|
|
|
|
BitField<48, 1, u64> negate_b;
|
|
|
|
|
BitField<49, 1, u64> negate_a;
|
2018-06-04 20:03:47 -04:00
|
|
|
|
} iscadd;
|
|
|
|
|
|
2018-04-09 23:39:44 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<48, 1, u64> negate_b;
|
|
|
|
|
BitField<49, 1, u64> negate_c;
|
|
|
|
|
} ffma;
|
|
|
|
|
|
2018-06-05 23:46:23 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<48, 3, UniformType> type;
|
|
|
|
|
BitField<44, 2, u64> unknown;
|
|
|
|
|
} ld_c;
|
|
|
|
|
|
2018-04-20 10:09:50 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<0, 3, u64> pred0;
|
|
|
|
|
BitField<3, 3, u64> pred3;
|
|
|
|
|
BitField<7, 1, u64> abs_a;
|
|
|
|
|
BitField<39, 3, u64> pred39;
|
|
|
|
|
BitField<42, 1, u64> neg_pred;
|
|
|
|
|
BitField<43, 1, u64> neg_a;
|
|
|
|
|
BitField<44, 1, u64> abs_b;
|
|
|
|
|
BitField<45, 2, PredOperation> op;
|
|
|
|
|
BitField<47, 1, u64> ftz;
|
|
|
|
|
BitField<48, 4, PredCondition> cond;
|
|
|
|
|
BitField<56, 1, u64> neg_b;
|
|
|
|
|
} fsetp;
|
|
|
|
|
|
2018-06-04 12:12:03 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<0, 3, u64> pred0;
|
|
|
|
|
BitField<3, 3, u64> pred3;
|
|
|
|
|
BitField<39, 3, u64> pred39;
|
|
|
|
|
BitField<42, 1, u64> neg_pred;
|
|
|
|
|
BitField<45, 2, PredOperation> op;
|
|
|
|
|
BitField<48, 1, u64> is_signed;
|
|
|
|
|
BitField<49, 3, PredCondition> cond;
|
|
|
|
|
} isetp;
|
|
|
|
|
|
2018-04-24 23:42:54 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<39, 3, u64> pred39;
|
|
|
|
|
BitField<42, 1, u64> neg_pred;
|
|
|
|
|
BitField<43, 1, u64> neg_a;
|
|
|
|
|
BitField<44, 1, u64> abs_b;
|
|
|
|
|
BitField<45, 2, PredOperation> op;
|
|
|
|
|
BitField<48, 4, PredCondition> cond;
|
2018-06-04 12:58:29 -04:00
|
|
|
|
BitField<52, 1, u64> bf;
|
2018-04-24 23:42:54 -04:00
|
|
|
|
BitField<53, 1, u64> neg_b;
|
|
|
|
|
BitField<54, 1, u64> abs_a;
|
|
|
|
|
BitField<55, 1, u64> ftz;
|
|
|
|
|
BitField<56, 1, u64> neg_imm;
|
|
|
|
|
} fset;
|
|
|
|
|
|
2018-04-27 22:19:14 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<10, 2, Register::Size> size;
|
2018-06-04 19:05:12 -04:00
|
|
|
|
BitField<12, 1, u64> is_output_signed;
|
|
|
|
|
BitField<13, 1, u64> is_input_signed;
|
2018-04-27 22:19:14 -04:00
|
|
|
|
BitField<41, 2, u64> selector;
|
|
|
|
|
BitField<45, 1, u64> negate_a;
|
|
|
|
|
BitField<49, 1, u64> abs_a;
|
|
|
|
|
BitField<50, 1, u64> saturate_a;
|
2018-06-04 19:05:12 -04:00
|
|
|
|
|
|
|
|
|
union {
|
|
|
|
|
BitField<39, 2, FloatRoundingOp> rounding;
|
|
|
|
|
} f2i;
|
|
|
|
|
|
|
|
|
|
union {
|
|
|
|
|
BitField<39, 4, u64> rounding;
|
|
|
|
|
} f2f;
|
2018-04-28 20:01:36 -04:00
|
|
|
|
} conversion;
|
2018-04-27 22:19:14 -04:00
|
|
|
|
|
2018-05-31 23:22:21 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<31, 4, u64> component_mask;
|
|
|
|
|
|
|
|
|
|
bool IsComponentEnabled(size_t component) const {
|
|
|
|
|
return ((1 << component) & component_mask) != 0;
|
|
|
|
|
}
|
|
|
|
|
} tex;
|
|
|
|
|
|
2018-05-31 22:57:32 -04:00
|
|
|
|
union {
|
2018-06-03 12:08:17 -04:00
|
|
|
|
BitField<50, 3, u64> component_mask_selector;
|
|
|
|
|
BitField<28, 8, Register> gpr28;
|
|
|
|
|
|
|
|
|
|
bool HasTwoDestinations() const {
|
|
|
|
|
return gpr28.Value() != Register::ZeroIndex;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
bool IsComponentEnabled(size_t component) const {
|
|
|
|
|
static constexpr std::array<size_t, 5> one_dest_mask{0x1, 0x2, 0x4, 0x8, 0x3};
|
|
|
|
|
static constexpr std::array<size_t, 5> two_dest_mask{0x7, 0xb, 0xd, 0xe, 0xf};
|
|
|
|
|
const auto& mask{HasTwoDestinations() ? two_dest_mask : one_dest_mask};
|
|
|
|
|
|
|
|
|
|
ASSERT(component_mask_selector < mask.size());
|
|
|
|
|
|
|
|
|
|
return ((1 << component) & mask[component_mask_selector]) != 0;
|
|
|
|
|
}
|
2018-05-31 22:57:32 -04:00
|
|
|
|
} texs;
|
|
|
|
|
|
2018-06-02 15:45:50 -04:00
|
|
|
|
union {
|
2018-06-04 23:56:28 -04:00
|
|
|
|
BitField<20, 24, u64> target;
|
2018-06-02 15:45:50 -04:00
|
|
|
|
BitField<5, 1, u64> constant_buffer;
|
|
|
|
|
|
|
|
|
|
s32 GetBranchTarget() const {
|
|
|
|
|
// Sign extend the branch target offset
|
2018-06-04 23:56:28 -04:00
|
|
|
|
u32 mask = 1U << (24 - 1);
|
2018-06-02 15:45:50 -04:00
|
|
|
|
u32 value = static_cast<u32>(target);
|
2018-06-04 23:56:28 -04:00
|
|
|
|
// The branch offset is relative to the next instruction and is stored in bytes, so
|
|
|
|
|
// divide it by the size of an instruction and add 1 to it.
|
|
|
|
|
return static_cast<s32>((value ^ mask) - mask) / sizeof(Instruction) + 1;
|
2018-06-02 15:45:50 -04:00
|
|
|
|
}
|
|
|
|
|
} bra;
|
|
|
|
|
|
2018-06-05 22:45:22 -04:00
|
|
|
|
union {
|
|
|
|
|
BitField<20, 14, u64> offset;
|
|
|
|
|
BitField<34, 5, u64> index;
|
|
|
|
|
} cbuf34;
|
|
|
|
|
|
|
|
|
|
union {
|
|
|
|
|
BitField<20, 16, s64> offset;
|
|
|
|
|
BitField<36, 5, u64> index;
|
|
|
|
|
} cbuf36;
|
|
|
|
|
|
2018-04-15 20:45:56 -04:00
|
|
|
|
BitField<61, 1, u64> is_b_imm;
|
2018-04-09 23:39:44 -04:00
|
|
|
|
BitField<60, 1, u64> is_b_gpr;
|
|
|
|
|
BitField<59, 1, u64> is_c_gpr;
|
|
|
|
|
|
2018-04-04 21:43:40 -04:00
|
|
|
|
Attribute attribute;
|
2018-04-10 01:26:15 -04:00
|
|
|
|
Sampler sampler;
|
2018-04-04 21:43:40 -04:00
|
|
|
|
|
2018-04-20 20:49:05 -04:00
|
|
|
|
u64 value;
|
2018-04-04 21:43:40 -04:00
|
|
|
|
};
|
|
|
|
|
static_assert(sizeof(Instruction) == 0x8, "Incorrect structure size");
|
|
|
|
|
static_assert(std::is_standard_layout<Instruction>::value,
|
|
|
|
|
"Structure does not have standard layout");
|
|
|
|
|
|
2018-04-20 20:49:05 -04:00
|
|
|
|
class OpCode {
|
|
|
|
|
public:
|
|
|
|
|
enum class Id {
|
|
|
|
|
KIL,
|
2018-06-05 23:48:38 -04:00
|
|
|
|
BFE_C,
|
|
|
|
|
BFE_R,
|
|
|
|
|
BFE_IMM,
|
2018-06-02 15:22:55 -04:00
|
|
|
|
BRA,
|
2018-04-20 20:49:05 -04:00
|
|
|
|
LD_A,
|
2018-06-05 23:46:23 -04:00
|
|
|
|
LD_C,
|
2018-04-20 20:49:05 -04:00
|
|
|
|
ST_A,
|
2018-05-31 23:22:21 -04:00
|
|
|
|
TEX,
|
2018-04-20 22:23:52 -04:00
|
|
|
|
TEXQ, // Texture Query
|
|
|
|
|
TEXS, // Texture Fetch with scalar/non-vec4 source/destinations
|
|
|
|
|
TLDS, // Texture Load with scalar/non-vec4 source/destinations
|
2018-04-20 20:49:05 -04:00
|
|
|
|
EXIT,
|
|
|
|
|
IPA,
|
2018-04-20 22:23:52 -04:00
|
|
|
|
FFMA_IMM, // Fused Multiply and Add
|
2018-04-20 20:49:05 -04:00
|
|
|
|
FFMA_CR,
|
|
|
|
|
FFMA_RC,
|
|
|
|
|
FFMA_RR,
|
|
|
|
|
FADD_C,
|
|
|
|
|
FADD_R,
|
|
|
|
|
FADD_IMM,
|
|
|
|
|
FMUL_C,
|
|
|
|
|
FMUL_R,
|
|
|
|
|
FMUL_IMM,
|
|
|
|
|
FMUL32_IMM,
|
2018-06-04 19:29:51 -04:00
|
|
|
|
ISCADD_C, // Scale and Add
|
|
|
|
|
ISCADD_R,
|
|
|
|
|
ISCADD_IMM,
|
2018-06-01 00:03:23 -04:00
|
|
|
|
MUFU, // Multi-Function Operator
|
|
|
|
|
RRO_C, // Range Reduction Operator
|
|
|
|
|
RRO_R,
|
|
|
|
|
RRO_IMM,
|
2018-04-20 22:23:52 -04:00
|
|
|
|
F2F_C,
|
|
|
|
|
F2F_R,
|
|
|
|
|
F2F_IMM,
|
|
|
|
|
F2I_C,
|
|
|
|
|
F2I_R,
|
|
|
|
|
F2I_IMM,
|
|
|
|
|
I2F_C,
|
|
|
|
|
I2F_R,
|
|
|
|
|
I2F_IMM,
|
2018-04-25 13:52:55 -04:00
|
|
|
|
I2I_C,
|
|
|
|
|
I2I_R,
|
|
|
|
|
I2I_IMM,
|
2018-04-20 22:23:52 -04:00
|
|
|
|
LOP32I,
|
|
|
|
|
MOV_C,
|
|
|
|
|
MOV_R,
|
|
|
|
|
MOV_IMM,
|
2018-04-26 23:21:17 -04:00
|
|
|
|
MOV32_IMM,
|
2018-06-04 22:15:19 -04:00
|
|
|
|
SHL_C,
|
|
|
|
|
SHL_R,
|
|
|
|
|
SHL_IMM,
|
2018-04-20 22:23:52 -04:00
|
|
|
|
SHR_C,
|
|
|
|
|
SHR_R,
|
|
|
|
|
SHR_IMM,
|
2018-05-24 19:37:18 -04:00
|
|
|
|
FMNMX_C,
|
|
|
|
|
FMNMX_R,
|
|
|
|
|
FMNMX_IMM,
|
2018-06-05 23:48:38 -04:00
|
|
|
|
IMNMX_C,
|
|
|
|
|
IMNMX_R,
|
|
|
|
|
IMNMX_IMM,
|
2018-04-20 22:23:52 -04:00
|
|
|
|
FSETP_C, // Set Predicate
|
2018-04-20 20:49:05 -04:00
|
|
|
|
FSETP_R,
|
|
|
|
|
FSETP_IMM,
|
2018-04-24 23:42:54 -04:00
|
|
|
|
FSET_C,
|
|
|
|
|
FSET_R,
|
|
|
|
|
FSET_IMM,
|
2018-04-20 22:23:52 -04:00
|
|
|
|
ISETP_C,
|
|
|
|
|
ISETP_IMM,
|
|
|
|
|
ISETP_R,
|
2018-05-19 12:41:14 -04:00
|
|
|
|
PSETP,
|
2018-06-05 23:48:38 -04:00
|
|
|
|
XMAD_IMM,
|
|
|
|
|
XMAD_CR,
|
|
|
|
|
XMAD_RC,
|
|
|
|
|
XMAD_RR,
|
2018-04-20 20:49:05 -04:00
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
enum class Type {
|
|
|
|
|
Trivial,
|
|
|
|
|
Arithmetic,
|
2018-06-04 14:24:31 -04:00
|
|
|
|
Logic,
|
2018-06-04 22:15:19 -04:00
|
|
|
|
Shift,
|
2018-06-04 19:29:51 -04:00
|
|
|
|
ScaledAdd,
|
2018-04-20 20:49:05 -04:00
|
|
|
|
Ffma,
|
|
|
|
|
Flow,
|
|
|
|
|
Memory,
|
2018-04-24 23:42:54 -04:00
|
|
|
|
FloatSet,
|
|
|
|
|
FloatSetPredicate,
|
|
|
|
|
IntegerSetPredicate,
|
2018-05-19 12:41:14 -04:00
|
|
|
|
PredicateSetPredicate,
|
2018-04-28 20:01:36 -04:00
|
|
|
|
Conversion,
|
2018-04-20 20:49:05 -04:00
|
|
|
|
Unknown,
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
class Matcher {
|
|
|
|
|
public:
|
|
|
|
|
Matcher(const char* const name, u16 mask, u16 expected, OpCode::Id id, OpCode::Type type)
|
|
|
|
|
: name{name}, mask{mask}, expected{expected}, id{id}, type{type} {}
|
|
|
|
|
|
|
|
|
|
const char* GetName() const {
|
|
|
|
|
return name;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
u16 GetMask() const {
|
|
|
|
|
return mask;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
Id GetId() const {
|
|
|
|
|
return id;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
Type GetType() const {
|
|
|
|
|
return type;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
|
* Tests to see if the given instruction is the instruction this matcher represents.
|
|
|
|
|
* @param instruction The instruction to test
|
|
|
|
|
* @returns true if the given instruction matches.
|
|
|
|
|
*/
|
|
|
|
|
bool Matches(u16 instruction) const {
|
|
|
|
|
return (instruction & mask) == expected;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
private:
|
|
|
|
|
const char* name;
|
|
|
|
|
u16 mask;
|
|
|
|
|
u16 expected;
|
|
|
|
|
Id id;
|
|
|
|
|
Type type;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static boost::optional<const Matcher&> Decode(Instruction instr) {
|
|
|
|
|
static const auto table{GetDecodeTable()};
|
|
|
|
|
|
|
|
|
|
const auto matches_instruction = [instr](const auto& matcher) {
|
|
|
|
|
return matcher.Matches(static_cast<u16>(instr.opcode));
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
auto iter = std::find_if(table.begin(), table.end(), matches_instruction);
|
|
|
|
|
return iter != table.end() ? boost::optional<const Matcher&>(*iter) : boost::none;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
private:
|
|
|
|
|
struct Detail {
|
|
|
|
|
private:
|
|
|
|
|
static constexpr size_t opcode_bitsize = 16;
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
|
* Generates the mask and the expected value after masking from a given bitstring.
|
|
|
|
|
* A '0' in a bitstring indicates that a zero must be present at that bit position.
|
|
|
|
|
* A '1' in a bitstring indicates that a one must be present at that bit position.
|
|
|
|
|
*/
|
|
|
|
|
static auto GetMaskAndExpect(const char* const bitstring) {
|
|
|
|
|
u16 mask = 0, expect = 0;
|
|
|
|
|
for (size_t i = 0; i < opcode_bitsize; i++) {
|
|
|
|
|
const size_t bit_position = opcode_bitsize - i - 1;
|
|
|
|
|
switch (bitstring[i]) {
|
|
|
|
|
case '0':
|
|
|
|
|
mask |= 1 << bit_position;
|
|
|
|
|
break;
|
|
|
|
|
case '1':
|
|
|
|
|
expect |= 1 << bit_position;
|
|
|
|
|
mask |= 1 << bit_position;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
// Ignore
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
return std::make_tuple(mask, expect);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
public:
|
|
|
|
|
/// Creates a matcher that can match and parse instructions based on bitstring.
|
|
|
|
|
static auto GetMatcher(const char* const bitstring, OpCode::Id op, OpCode::Type type,
|
|
|
|
|
const char* const name) {
|
|
|
|
|
const auto mask_expect = GetMaskAndExpect(bitstring);
|
|
|
|
|
return Matcher(name, std::get<0>(mask_expect), std::get<1>(mask_expect), op, type);
|
|
|
|
|
}
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
static std::vector<Matcher> GetDecodeTable() {
|
|
|
|
|
std::vector<Matcher> table = {
|
|
|
|
|
#define INST(bitstring, op, type, name) Detail::GetMatcher(bitstring, op, type, name)
|
|
|
|
|
INST("111000110011----", Id::KIL, Type::Flow, "KIL"),
|
2018-06-05 23:48:38 -04:00
|
|
|
|
INST("0100110000000---", Id::BFE_C, Type::Flow, "BFE_C"),
|
|
|
|
|
INST("0101110000000---", Id::BFE_R, Type::Flow, "BFE_R"),
|
|
|
|
|
INST("0011100-00000---", Id::BFE_IMM, Type::Flow, "BFE_IMM"),
|
2018-06-02 15:22:55 -04:00
|
|
|
|
INST("111000100100----", Id::BRA, Type::Flow, "BRA"),
|
2018-04-20 20:49:05 -04:00
|
|
|
|
INST("1110111111011---", Id::LD_A, Type::Memory, "LD_A"),
|
2018-06-05 23:46:23 -04:00
|
|
|
|
INST("1110111110010---", Id::LD_C, Type::Memory, "LD_C"),
|
2018-04-20 20:49:05 -04:00
|
|
|
|
INST("1110111111110---", Id::ST_A, Type::Memory, "ST_A"),
|
2018-05-31 23:22:21 -04:00
|
|
|
|
INST("1100000000111---", Id::TEX, Type::Memory, "TEX"),
|
2018-04-20 22:23:52 -04:00
|
|
|
|
INST("1101111101001---", Id::TEXQ, Type::Memory, "TEXQ"),
|
2018-04-20 20:49:05 -04:00
|
|
|
|
INST("1101100---------", Id::TEXS, Type::Memory, "TEXS"),
|
2018-04-20 22:23:52 -04:00
|
|
|
|
INST("1101101---------", Id::TLDS, Type::Memory, "TLDS"),
|
2018-04-20 20:49:05 -04:00
|
|
|
|
INST("111000110000----", Id::EXIT, Type::Trivial, "EXIT"),
|
|
|
|
|
INST("11100000--------", Id::IPA, Type::Trivial, "IPA"),
|
|
|
|
|
INST("001100101-------", Id::FFMA_IMM, Type::Ffma, "FFMA_IMM"),
|
|
|
|
|
INST("010010011-------", Id::FFMA_CR, Type::Ffma, "FFMA_CR"),
|
|
|
|
|
INST("010100011-------", Id::FFMA_RC, Type::Ffma, "FFMA_RC"),
|
|
|
|
|
INST("010110011-------", Id::FFMA_RR, Type::Ffma, "FFMA_RR"),
|
|
|
|
|
INST("0100110001011---", Id::FADD_C, Type::Arithmetic, "FADD_C"),
|
|
|
|
|
INST("0101110001011---", Id::FADD_R, Type::Arithmetic, "FADD_R"),
|
|
|
|
|
INST("0011100-01011---", Id::FADD_IMM, Type::Arithmetic, "FADD_IMM"),
|
|
|
|
|
INST("0100110001101---", Id::FMUL_C, Type::Arithmetic, "FMUL_C"),
|
|
|
|
|
INST("0101110001101---", Id::FMUL_R, Type::Arithmetic, "FMUL_R"),
|
|
|
|
|
INST("0011100-01101---", Id::FMUL_IMM, Type::Arithmetic, "FMUL_IMM"),
|
|
|
|
|
INST("00011110--------", Id::FMUL32_IMM, Type::Arithmetic, "FMUL32_IMM"),
|
2018-06-04 19:29:51 -04:00
|
|
|
|
INST("0100110000011---", Id::ISCADD_C, Type::ScaledAdd, "ISCADD_C"),
|
|
|
|
|
INST("0101110000011---", Id::ISCADD_R, Type::ScaledAdd, "ISCADD_R"),
|
|
|
|
|
INST("0011100-00011---", Id::ISCADD_IMM, Type::ScaledAdd, "ISCADD_IMM"),
|
2018-04-20 20:49:05 -04:00
|
|
|
|
INST("0101000010000---", Id::MUFU, Type::Arithmetic, "MUFU"),
|
2018-06-01 00:03:23 -04:00
|
|
|
|
INST("0100110010010---", Id::RRO_C, Type::Arithmetic, "RRO_C"),
|
|
|
|
|
INST("0101110010010---", Id::RRO_R, Type::Arithmetic, "RRO_R"),
|
|
|
|
|
INST("0011100-10010---", Id::RRO_IMM, Type::Arithmetic, "RRO_IMM"),
|
2018-05-29 23:10:44 -04:00
|
|
|
|
INST("0100110010101---", Id::F2F_C, Type::Conversion, "F2F_C"),
|
|
|
|
|
INST("0101110010101---", Id::F2F_R, Type::Conversion, "F2F_R"),
|
|
|
|
|
INST("0011100-10101---", Id::F2F_IMM, Type::Conversion, "F2F_IMM"),
|
2018-06-04 19:05:12 -04:00
|
|
|
|
INST("0100110010110---", Id::F2I_C, Type::Conversion, "F2I_C"),
|
|
|
|
|
INST("0101110010110---", Id::F2I_R, Type::Conversion, "F2I_R"),
|
|
|
|
|
INST("0011100-10110---", Id::F2I_IMM, Type::Conversion, "F2I_IMM"),
|
2018-04-20 22:23:52 -04:00
|
|
|
|
INST("0100110010011---", Id::MOV_C, Type::Arithmetic, "MOV_C"),
|
|
|
|
|
INST("0101110010011---", Id::MOV_R, Type::Arithmetic, "MOV_R"),
|
|
|
|
|
INST("0011100-10011---", Id::MOV_IMM, Type::Arithmetic, "MOV_IMM"),
|
2018-04-26 23:21:17 -04:00
|
|
|
|
INST("000000010000----", Id::MOV32_IMM, Type::Arithmetic, "MOV32_IMM"),
|
2018-05-24 19:37:18 -04:00
|
|
|
|
INST("0100110001100---", Id::FMNMX_C, Type::Arithmetic, "FMNMX_C"),
|
|
|
|
|
INST("0101110001100---", Id::FMNMX_R, Type::Arithmetic, "FMNMX_R"),
|
|
|
|
|
INST("0011100-01100---", Id::FMNMX_IMM, Type::Arithmetic, "FMNMX_IMM"),
|
2018-06-05 23:48:38 -04:00
|
|
|
|
INST("0100110000100---", Id::IMNMX_C, Type::Arithmetic, "FMNMX_IMM"),
|
|
|
|
|
INST("0101110000100---", Id::IMNMX_R, Type::Arithmetic, "FMNMX_IMM"),
|
|
|
|
|
INST("0011100-00100---", Id::IMNMX_IMM, Type::Arithmetic, "FMNMX_IMM"),
|
2018-06-04 14:24:31 -04:00
|
|
|
|
INST("000001----------", Id::LOP32I, Type::Logic, "LOP32I"),
|
2018-06-04 22:15:19 -04:00
|
|
|
|
INST("0100110001001---", Id::SHL_C, Type::Shift, "SHL_C"),
|
|
|
|
|
INST("0101110001001---", Id::SHL_R, Type::Shift, "SHL_R"),
|
|
|
|
|
INST("0011100-01001---", Id::SHL_IMM, Type::Shift, "SHL_IMM"),
|
|
|
|
|
INST("0100110000101---", Id::SHR_C, Type::Shift, "SHR_C"),
|
|
|
|
|
INST("0101110000101---", Id::SHR_R, Type::Shift, "SHR_R"),
|
|
|
|
|
INST("0011100-00101---", Id::SHR_IMM, Type::Shift, "SHR_IMM"),
|
2018-04-28 20:01:36 -04:00
|
|
|
|
INST("0100110011100---", Id::I2I_C, Type::Conversion, "I2I_C"),
|
|
|
|
|
INST("0101110011100---", Id::I2I_R, Type::Conversion, "I2I_R"),
|
|
|
|
|
INST("01110001-1000---", Id::I2I_IMM, Type::Conversion, "I2I_IMM"),
|
|
|
|
|
INST("0100110010111---", Id::I2F_C, Type::Conversion, "I2F_C"),
|
|
|
|
|
INST("0101110010111---", Id::I2F_R, Type::Conversion, "I2F_R"),
|
|
|
|
|
INST("0011100-10111---", Id::I2F_IMM, Type::Conversion, "I2F_IMM"),
|
2018-04-24 23:42:54 -04:00
|
|
|
|
INST("01011000--------", Id::FSET_R, Type::FloatSet, "FSET_R"),
|
|
|
|
|
INST("0100100---------", Id::FSET_C, Type::FloatSet, "FSET_C"),
|
|
|
|
|
INST("0011000---------", Id::FSET_IMM, Type::FloatSet, "FSET_IMM"),
|
|
|
|
|
INST("010010111011----", Id::FSETP_C, Type::FloatSetPredicate, "FSETP_C"),
|
|
|
|
|
INST("010110111011----", Id::FSETP_R, Type::FloatSetPredicate, "FSETP_R"),
|
|
|
|
|
INST("0011011-1011----", Id::FSETP_IMM, Type::FloatSetPredicate, "FSETP_IMM"),
|
|
|
|
|
INST("010010110110----", Id::ISETP_C, Type::IntegerSetPredicate, "ISETP_C"),
|
|
|
|
|
INST("010110110110----", Id::ISETP_R, Type::IntegerSetPredicate, "ISETP_R"),
|
|
|
|
|
INST("0011011-0110----", Id::ISETP_IMM, Type::IntegerSetPredicate, "ISETP_IMM"),
|
2018-05-19 12:41:14 -04:00
|
|
|
|
INST("0101000010010---", Id::PSETP, Type::PredicateSetPredicate, "PSETP"),
|
2018-06-05 23:48:38 -04:00
|
|
|
|
INST("0011011-00------", Id::XMAD_IMM, Type::Arithmetic, "XMAD_IMM"),
|
|
|
|
|
INST("0100111---------", Id::XMAD_CR, Type::Arithmetic, "XMAD_CR"),
|
|
|
|
|
INST("010100010-------", Id::XMAD_RC, Type::Arithmetic, "XMAD_RC"),
|
|
|
|
|
INST("0101101100------", Id::XMAD_RR, Type::Arithmetic, "XMAD_RR"),
|
2018-04-20 20:49:05 -04:00
|
|
|
|
};
|
|
|
|
|
#undef INST
|
|
|
|
|
std::stable_sort(table.begin(), table.end(), [](const auto& a, const auto& b) {
|
|
|
|
|
// If a matcher has more bits in its mask it is more specific, so it
|
|
|
|
|
// should come first.
|
|
|
|
|
return std::bitset<16>(a.GetMask()).count() > std::bitset<16>(b.GetMask()).count();
|
|
|
|
|
});
|
|
|
|
|
|
|
|
|
|
return table;
|
|
|
|
|
}
|
|
|
|
|
};
|
|
|
|
|
|
2018-04-04 21:43:40 -04:00
|
|
|
|
} // namespace Shader
|
|
|
|
|
} // namespace Tegra
|