2018-01-13 16:22:39 -05:00
|
|
|
// Copyright 2018 yuzu emulator team
|
2016-09-01 23:07:14 -04:00
|
|
|
// Licensed under GPLv2 or any later version
|
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
2018-01-13 17:34:15 -05:00
|
|
|
#include <cinttypes>
|
2018-01-09 16:33:46 -05:00
|
|
|
#include <memory>
|
|
|
|
#include <dynarmic/A64/a64.h>
|
|
|
|
#include <dynarmic/A64/config.h>
|
2018-02-21 15:48:22 -05:00
|
|
|
#include "common/logging/log.h"
|
2016-09-21 02:52:38 -04:00
|
|
|
#include "core/arm/dynarmic/arm_dynarmic.h"
|
2018-03-13 17:49:59 -04:00
|
|
|
#include "core/core.h"
|
2018-01-09 16:33:46 -05:00
|
|
|
#include "core/core_timing.h"
|
2018-02-08 19:04:05 -05:00
|
|
|
#include "core/hle/kernel/memory.h"
|
2018-01-09 16:33:46 -05:00
|
|
|
#include "core/hle/kernel/svc.h"
|
|
|
|
#include "core/memory.h"
|
|
|
|
|
2018-02-08 19:04:05 -05:00
|
|
|
using Vector = Dynarmic::A64::Vector;
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
class ARM_Dynarmic_Callbacks : public Dynarmic::A64::UserCallbacks {
|
|
|
|
public:
|
|
|
|
explicit ARM_Dynarmic_Callbacks(ARM_Dynarmic& parent) : parent(parent) {}
|
|
|
|
~ARM_Dynarmic_Callbacks() = default;
|
|
|
|
|
2018-01-13 17:34:15 -05:00
|
|
|
u8 MemoryRead8(u64 vaddr) override {
|
2018-01-09 16:33:46 -05:00
|
|
|
return Memory::Read8(vaddr);
|
|
|
|
}
|
2018-01-13 17:34:15 -05:00
|
|
|
u16 MemoryRead16(u64 vaddr) override {
|
2018-01-09 16:33:46 -05:00
|
|
|
return Memory::Read16(vaddr);
|
|
|
|
}
|
2018-01-13 17:34:15 -05:00
|
|
|
u32 MemoryRead32(u64 vaddr) override {
|
2018-01-09 16:33:46 -05:00
|
|
|
return Memory::Read32(vaddr);
|
|
|
|
}
|
2018-01-13 17:34:15 -05:00
|
|
|
u64 MemoryRead64(u64 vaddr) override {
|
2018-01-09 16:33:46 -05:00
|
|
|
return Memory::Read64(vaddr);
|
|
|
|
}
|
2018-02-08 19:04:05 -05:00
|
|
|
Vector MemoryRead128(u64 vaddr) override {
|
|
|
|
return {Memory::Read64(vaddr), Memory::Read64(vaddr + 8)};
|
|
|
|
}
|
2018-01-09 16:33:46 -05:00
|
|
|
|
2018-01-13 17:34:15 -05:00
|
|
|
void MemoryWrite8(u64 vaddr, u8 value) override {
|
2018-01-09 16:33:46 -05:00
|
|
|
Memory::Write8(vaddr, value);
|
|
|
|
}
|
2018-01-13 17:34:15 -05:00
|
|
|
void MemoryWrite16(u64 vaddr, u16 value) override {
|
2018-01-09 16:33:46 -05:00
|
|
|
Memory::Write16(vaddr, value);
|
|
|
|
}
|
2018-01-13 17:34:15 -05:00
|
|
|
void MemoryWrite32(u64 vaddr, u32 value) override {
|
2018-01-09 16:33:46 -05:00
|
|
|
Memory::Write32(vaddr, value);
|
|
|
|
}
|
2018-01-13 17:34:15 -05:00
|
|
|
void MemoryWrite64(u64 vaddr, u64 value) override {
|
2018-01-09 16:33:46 -05:00
|
|
|
Memory::Write64(vaddr, value);
|
|
|
|
}
|
2018-02-08 19:04:05 -05:00
|
|
|
void MemoryWrite128(u64 vaddr, Vector value) override {
|
|
|
|
Memory::Write64(vaddr, value[0]);
|
|
|
|
Memory::Write64(vaddr + 8, value[1]);
|
|
|
|
}
|
2018-01-09 16:33:46 -05:00
|
|
|
|
2018-01-13 17:34:15 -05:00
|
|
|
void InterpreterFallback(u64 pc, size_t num_instructions) override {
|
2018-02-21 15:48:22 -05:00
|
|
|
LOG_INFO(Core_ARM, "Unicorn fallback @ 0x%" PRIx64 " for %zu instructions (instr = %08x)",
|
|
|
|
pc, num_instructions, MemoryReadCode(pc));
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
ARM_Interface::ThreadContext ctx;
|
|
|
|
parent.SaveContext(ctx);
|
|
|
|
parent.inner_unicorn.LoadContext(ctx);
|
2018-01-19 18:01:41 -05:00
|
|
|
parent.inner_unicorn.ExecuteInstructions(static_cast<int>(num_instructions));
|
2018-01-09 16:33:46 -05:00
|
|
|
parent.inner_unicorn.SaveContext(ctx);
|
|
|
|
parent.LoadContext(ctx);
|
|
|
|
num_interpreted_instructions += num_instructions;
|
|
|
|
}
|
|
|
|
|
2018-02-08 19:04:05 -05:00
|
|
|
void ExceptionRaised(u64 pc, Dynarmic::A64::Exception exception) override {
|
dynarmic: Update to 6b4c6b0
6b4c6b0 impl: Update PC when raising exception
7a1313a A64: Implement FDIV (vector)
b2d781d system: Raise exception for YIELD, WFE, WFI, SEV, SEVL
b277bf5 Correct FPSR and FPCR
7673933 A64: Implement USHL
8d0e558 A64: Implement UCVTF (vector, integer), scalar variant
da9a4f8 A64: Partially implement FCVTZU (scalar, fixed-point) and FCVTZS (scalar, fixed-point)
7479684 A64: Implement system register TPIDR_EL0
0fd75fd A64: Implement system registers FPCR and FPSR
31e370c A64: Implement system register CNTPCT_EL0
9a88fd3 A64: Implement system register CTR_EL0
1d16896 A64: Implement NEG (vector)
3184edf IR: Add IR instruction ZeroVector
31f8fbc emit_x64_floating_point: Add maybe_unused to preprocess parameter
567eb1a A64: Implement FMINNM (scalar)
c6d8fa1 A64: Implement FMAXNM (scalar)
616056d constant_pool: Add frame parameter
a3747cb A64: Implement ADDP (scalar)
5cd5d9f reg_alloc: Only exchange GPRs
dd0452a A64: Implement DUP (element), scalar variant
e5732ea emit_x64_floating_point: Correct FP{Max,Min}{32,64} implementations for -0/+0
40eb9c3 A64: Implement FMAX (scalar), FMIN (scalar)
7cef39b fuzz_with_unicorn: QEMU's implementation of FCVT is incorrect
826dce2 travis: Switch unicorn repository
9605f28 a64/config: Allow NaN emulation accuracy to be set
e9435bc a64_emit_x64: Add conf to A64EmitContext
30b596d fuzz_with_unicorn: Explicitly test floating point instructions
be292a8 A64: Implement FSQRT (scalar)
3c42d48 backend_x64: Accurately handle NaNs
4aefed0 fuzz_with_unicorn: Print AArch64 disassembly
2018-02-21 15:51:54 -05:00
|
|
|
switch (exception) {
|
|
|
|
case Dynarmic::A64::Exception::WaitForInterrupt:
|
|
|
|
case Dynarmic::A64::Exception::WaitForEvent:
|
|
|
|
case Dynarmic::A64::Exception::SendEvent:
|
|
|
|
case Dynarmic::A64::Exception::SendEventLocal:
|
|
|
|
case Dynarmic::A64::Exception::Yield:
|
|
|
|
return;
|
|
|
|
default:
|
|
|
|
ASSERT_MSG(false, "ExceptionRaised(exception = %zu, pc = %" PRIx64 ")",
|
|
|
|
static_cast<size_t>(exception), pc);
|
|
|
|
}
|
2018-01-13 17:34:15 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
void CallSVC(u32 swi) override {
|
2018-01-09 16:33:46 -05:00
|
|
|
Kernel::CallSVC(swi);
|
|
|
|
}
|
|
|
|
|
2018-01-13 17:34:15 -05:00
|
|
|
void AddTicks(u64 ticks) override {
|
2018-03-24 05:02:19 -04:00
|
|
|
CoreTiming::AddTicks(ticks - num_interpreted_instructions);
|
|
|
|
num_interpreted_instructions = 0;
|
2018-01-09 16:33:46 -05:00
|
|
|
}
|
2018-01-13 17:34:15 -05:00
|
|
|
u64 GetTicksRemaining() override {
|
2018-03-24 05:02:19 -04:00
|
|
|
return std::max(CoreTiming::GetDowncount(), 0);
|
2018-01-09 16:33:46 -05:00
|
|
|
}
|
dynarmic: Update to 6b4c6b0
6b4c6b0 impl: Update PC when raising exception
7a1313a A64: Implement FDIV (vector)
b2d781d system: Raise exception for YIELD, WFE, WFI, SEV, SEVL
b277bf5 Correct FPSR and FPCR
7673933 A64: Implement USHL
8d0e558 A64: Implement UCVTF (vector, integer), scalar variant
da9a4f8 A64: Partially implement FCVTZU (scalar, fixed-point) and FCVTZS (scalar, fixed-point)
7479684 A64: Implement system register TPIDR_EL0
0fd75fd A64: Implement system registers FPCR and FPSR
31e370c A64: Implement system register CNTPCT_EL0
9a88fd3 A64: Implement system register CTR_EL0
1d16896 A64: Implement NEG (vector)
3184edf IR: Add IR instruction ZeroVector
31f8fbc emit_x64_floating_point: Add maybe_unused to preprocess parameter
567eb1a A64: Implement FMINNM (scalar)
c6d8fa1 A64: Implement FMAXNM (scalar)
616056d constant_pool: Add frame parameter
a3747cb A64: Implement ADDP (scalar)
5cd5d9f reg_alloc: Only exchange GPRs
dd0452a A64: Implement DUP (element), scalar variant
e5732ea emit_x64_floating_point: Correct FP{Max,Min}{32,64} implementations for -0/+0
40eb9c3 A64: Implement FMAX (scalar), FMIN (scalar)
7cef39b fuzz_with_unicorn: QEMU's implementation of FCVT is incorrect
826dce2 travis: Switch unicorn repository
9605f28 a64/config: Allow NaN emulation accuracy to be set
e9435bc a64_emit_x64: Add conf to A64EmitContext
30b596d fuzz_with_unicorn: Explicitly test floating point instructions
be292a8 A64: Implement FSQRT (scalar)
3c42d48 backend_x64: Accurately handle NaNs
4aefed0 fuzz_with_unicorn: Print AArch64 disassembly
2018-02-21 15:51:54 -05:00
|
|
|
u64 GetCNTPCT() override {
|
|
|
|
return CoreTiming::GetTicks();
|
|
|
|
}
|
2018-01-09 16:33:46 -05:00
|
|
|
|
|
|
|
ARM_Dynarmic& parent;
|
|
|
|
size_t num_interpreted_instructions = 0;
|
2018-02-12 16:53:32 -05:00
|
|
|
u64 tpidrro_el0 = 0;
|
dynarmic: Update to 6b4c6b0
6b4c6b0 impl: Update PC when raising exception
7a1313a A64: Implement FDIV (vector)
b2d781d system: Raise exception for YIELD, WFE, WFI, SEV, SEVL
b277bf5 Correct FPSR and FPCR
7673933 A64: Implement USHL
8d0e558 A64: Implement UCVTF (vector, integer), scalar variant
da9a4f8 A64: Partially implement FCVTZU (scalar, fixed-point) and FCVTZS (scalar, fixed-point)
7479684 A64: Implement system register TPIDR_EL0
0fd75fd A64: Implement system registers FPCR and FPSR
31e370c A64: Implement system register CNTPCT_EL0
9a88fd3 A64: Implement system register CTR_EL0
1d16896 A64: Implement NEG (vector)
3184edf IR: Add IR instruction ZeroVector
31f8fbc emit_x64_floating_point: Add maybe_unused to preprocess parameter
567eb1a A64: Implement FMINNM (scalar)
c6d8fa1 A64: Implement FMAXNM (scalar)
616056d constant_pool: Add frame parameter
a3747cb A64: Implement ADDP (scalar)
5cd5d9f reg_alloc: Only exchange GPRs
dd0452a A64: Implement DUP (element), scalar variant
e5732ea emit_x64_floating_point: Correct FP{Max,Min}{32,64} implementations for -0/+0
40eb9c3 A64: Implement FMAX (scalar), FMIN (scalar)
7cef39b fuzz_with_unicorn: QEMU's implementation of FCVT is incorrect
826dce2 travis: Switch unicorn repository
9605f28 a64/config: Allow NaN emulation accuracy to be set
e9435bc a64_emit_x64: Add conf to A64EmitContext
30b596d fuzz_with_unicorn: Explicitly test floating point instructions
be292a8 A64: Implement FSQRT (scalar)
3c42d48 backend_x64: Accurately handle NaNs
4aefed0 fuzz_with_unicorn: Print AArch64 disassembly
2018-02-21 15:51:54 -05:00
|
|
|
u64 tpidr_el0 = 0;
|
2018-01-09 16:33:46 -05:00
|
|
|
};
|
|
|
|
|
2018-02-08 19:04:05 -05:00
|
|
|
std::unique_ptr<Dynarmic::A64::Jit> MakeJit(const std::unique_ptr<ARM_Dynarmic_Callbacks>& cb) {
|
2018-03-13 17:49:59 -04:00
|
|
|
const auto page_table = Core::CurrentProcess()->vm_manager.page_table.pointers.data();
|
2018-02-12 16:53:32 -05:00
|
|
|
|
|
|
|
Dynarmic::A64::UserConfig config;
|
|
|
|
config.callbacks = cb.get();
|
|
|
|
config.tpidrro_el0 = &cb->tpidrro_el0;
|
dynarmic: Update to 6b4c6b0
6b4c6b0 impl: Update PC when raising exception
7a1313a A64: Implement FDIV (vector)
b2d781d system: Raise exception for YIELD, WFE, WFI, SEV, SEVL
b277bf5 Correct FPSR and FPCR
7673933 A64: Implement USHL
8d0e558 A64: Implement UCVTF (vector, integer), scalar variant
da9a4f8 A64: Partially implement FCVTZU (scalar, fixed-point) and FCVTZS (scalar, fixed-point)
7479684 A64: Implement system register TPIDR_EL0
0fd75fd A64: Implement system registers FPCR and FPSR
31e370c A64: Implement system register CNTPCT_EL0
9a88fd3 A64: Implement system register CTR_EL0
1d16896 A64: Implement NEG (vector)
3184edf IR: Add IR instruction ZeroVector
31f8fbc emit_x64_floating_point: Add maybe_unused to preprocess parameter
567eb1a A64: Implement FMINNM (scalar)
c6d8fa1 A64: Implement FMAXNM (scalar)
616056d constant_pool: Add frame parameter
a3747cb A64: Implement ADDP (scalar)
5cd5d9f reg_alloc: Only exchange GPRs
dd0452a A64: Implement DUP (element), scalar variant
e5732ea emit_x64_floating_point: Correct FP{Max,Min}{32,64} implementations for -0/+0
40eb9c3 A64: Implement FMAX (scalar), FMIN (scalar)
7cef39b fuzz_with_unicorn: QEMU's implementation of FCVT is incorrect
826dce2 travis: Switch unicorn repository
9605f28 a64/config: Allow NaN emulation accuracy to be set
e9435bc a64_emit_x64: Add conf to A64EmitContext
30b596d fuzz_with_unicorn: Explicitly test floating point instructions
be292a8 A64: Implement FSQRT (scalar)
3c42d48 backend_x64: Accurately handle NaNs
4aefed0 fuzz_with_unicorn: Print AArch64 disassembly
2018-02-21 15:51:54 -05:00
|
|
|
config.tpidr_el0 = &cb->tpidr_el0;
|
2018-02-12 16:53:32 -05:00
|
|
|
config.dczid_el0 = 4;
|
dynarmic: Update to 6b4c6b0
6b4c6b0 impl: Update PC when raising exception
7a1313a A64: Implement FDIV (vector)
b2d781d system: Raise exception for YIELD, WFE, WFI, SEV, SEVL
b277bf5 Correct FPSR and FPCR
7673933 A64: Implement USHL
8d0e558 A64: Implement UCVTF (vector, integer), scalar variant
da9a4f8 A64: Partially implement FCVTZU (scalar, fixed-point) and FCVTZS (scalar, fixed-point)
7479684 A64: Implement system register TPIDR_EL0
0fd75fd A64: Implement system registers FPCR and FPSR
31e370c A64: Implement system register CNTPCT_EL0
9a88fd3 A64: Implement system register CTR_EL0
1d16896 A64: Implement NEG (vector)
3184edf IR: Add IR instruction ZeroVector
31f8fbc emit_x64_floating_point: Add maybe_unused to preprocess parameter
567eb1a A64: Implement FMINNM (scalar)
c6d8fa1 A64: Implement FMAXNM (scalar)
616056d constant_pool: Add frame parameter
a3747cb A64: Implement ADDP (scalar)
5cd5d9f reg_alloc: Only exchange GPRs
dd0452a A64: Implement DUP (element), scalar variant
e5732ea emit_x64_floating_point: Correct FP{Max,Min}{32,64} implementations for -0/+0
40eb9c3 A64: Implement FMAX (scalar), FMIN (scalar)
7cef39b fuzz_with_unicorn: QEMU's implementation of FCVT is incorrect
826dce2 travis: Switch unicorn repository
9605f28 a64/config: Allow NaN emulation accuracy to be set
e9435bc a64_emit_x64: Add conf to A64EmitContext
30b596d fuzz_with_unicorn: Explicitly test floating point instructions
be292a8 A64: Implement FSQRT (scalar)
3c42d48 backend_x64: Accurately handle NaNs
4aefed0 fuzz_with_unicorn: Print AArch64 disassembly
2018-02-21 15:51:54 -05:00
|
|
|
config.ctr_el0 = 0x8444c004;
|
2018-02-12 16:53:32 -05:00
|
|
|
config.page_table = reinterpret_cast<void**>(page_table);
|
|
|
|
config.page_table_address_space_bits = Memory::ADDRESS_SPACE_BITS;
|
|
|
|
config.silently_mirror_page_table = false;
|
dynarmic: Update to 6b4c6b0
6b4c6b0 impl: Update PC when raising exception
7a1313a A64: Implement FDIV (vector)
b2d781d system: Raise exception for YIELD, WFE, WFI, SEV, SEVL
b277bf5 Correct FPSR and FPCR
7673933 A64: Implement USHL
8d0e558 A64: Implement UCVTF (vector, integer), scalar variant
da9a4f8 A64: Partially implement FCVTZU (scalar, fixed-point) and FCVTZS (scalar, fixed-point)
7479684 A64: Implement system register TPIDR_EL0
0fd75fd A64: Implement system registers FPCR and FPSR
31e370c A64: Implement system register CNTPCT_EL0
9a88fd3 A64: Implement system register CTR_EL0
1d16896 A64: Implement NEG (vector)
3184edf IR: Add IR instruction ZeroVector
31f8fbc emit_x64_floating_point: Add maybe_unused to preprocess parameter
567eb1a A64: Implement FMINNM (scalar)
c6d8fa1 A64: Implement FMAXNM (scalar)
616056d constant_pool: Add frame parameter
a3747cb A64: Implement ADDP (scalar)
5cd5d9f reg_alloc: Only exchange GPRs
dd0452a A64: Implement DUP (element), scalar variant
e5732ea emit_x64_floating_point: Correct FP{Max,Min}{32,64} implementations for -0/+0
40eb9c3 A64: Implement FMAX (scalar), FMIN (scalar)
7cef39b fuzz_with_unicorn: QEMU's implementation of FCVT is incorrect
826dce2 travis: Switch unicorn repository
9605f28 a64/config: Allow NaN emulation accuracy to be set
e9435bc a64_emit_x64: Add conf to A64EmitContext
30b596d fuzz_with_unicorn: Explicitly test floating point instructions
be292a8 A64: Implement FSQRT (scalar)
3c42d48 backend_x64: Accurately handle NaNs
4aefed0 fuzz_with_unicorn: Print AArch64 disassembly
2018-02-21 15:51:54 -05:00
|
|
|
|
2018-02-08 19:04:05 -05:00
|
|
|
return std::make_unique<Dynarmic::A64::Jit>(config);
|
|
|
|
}
|
|
|
|
|
2018-02-14 12:47:48 -05:00
|
|
|
void ARM_Dynarmic::Run() {
|
|
|
|
ASSERT(Memory::GetCurrentPageTable() == current_page_table);
|
|
|
|
|
|
|
|
jit->Run();
|
|
|
|
}
|
|
|
|
|
|
|
|
void ARM_Dynarmic::Step() {
|
|
|
|
cb->InterpreterFallback(jit->GetPC(), 1);
|
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
ARM_Dynarmic::ARM_Dynarmic()
|
2018-02-08 19:04:05 -05:00
|
|
|
: cb(std::make_unique<ARM_Dynarmic_Callbacks>(*this)), jit(MakeJit(cb)) {
|
2018-01-09 16:33:46 -05:00
|
|
|
ARM_Interface::ThreadContext ctx;
|
|
|
|
inner_unicorn.SaveContext(ctx);
|
|
|
|
LoadContext(ctx);
|
2018-02-14 12:47:48 -05:00
|
|
|
PageTableChanged();
|
2018-01-09 16:33:46 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
ARM_Dynarmic::~ARM_Dynarmic() = default;
|
|
|
|
|
|
|
|
void ARM_Dynarmic::MapBackingMemory(u64 address, size_t size, u8* memory,
|
|
|
|
Kernel::VMAPermission perms) {
|
|
|
|
inner_unicorn.MapBackingMemory(address, size, memory, perms);
|
|
|
|
}
|
|
|
|
|
2018-03-16 18:22:14 -04:00
|
|
|
void ARM_Dynarmic::UnmapMemory(u64 address, size_t size) {
|
|
|
|
inner_unicorn.UnmapMemory(address, size);
|
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
void ARM_Dynarmic::SetPC(u64 pc) {
|
2018-02-08 19:04:05 -05:00
|
|
|
jit->SetPC(pc);
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
2017-08-28 21:09:42 -04:00
|
|
|
u64 ARM_Dynarmic::GetPC() const {
|
2018-02-08 19:04:05 -05:00
|
|
|
return jit->GetPC();
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
u64 ARM_Dynarmic::GetReg(int index) const {
|
2018-02-08 19:04:05 -05:00
|
|
|
return jit->GetRegister(index);
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
void ARM_Dynarmic::SetReg(int index, u64 value) {
|
2018-02-08 19:04:05 -05:00
|
|
|
jit->SetRegister(index, value);
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
u128 ARM_Dynarmic::GetExtReg(int index) const {
|
2018-02-08 19:04:05 -05:00
|
|
|
return jit->GetVector(index);
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
void ARM_Dynarmic::SetExtReg(int index, u128 value) {
|
2018-02-08 19:04:05 -05:00
|
|
|
jit->SetVector(index, value);
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
2018-01-03 22:10:11 -05:00
|
|
|
u32 ARM_Dynarmic::GetVFPReg(int /*index*/) const {
|
|
|
|
UNIMPLEMENTED();
|
2017-10-09 23:56:20 -04:00
|
|
|
return {};
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
2018-01-03 22:10:11 -05:00
|
|
|
void ARM_Dynarmic::SetVFPReg(int /*index*/, u32 /*value*/) {
|
|
|
|
UNIMPLEMENTED();
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
u32 ARM_Dynarmic::GetCPSR() const {
|
2018-02-08 19:04:05 -05:00
|
|
|
return jit->GetPstate();
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
void ARM_Dynarmic::SetCPSR(u32 cpsr) {
|
2018-02-08 19:04:05 -05:00
|
|
|
jit->SetPstate(cpsr);
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
u64 ARM_Dynarmic::GetTlsAddress() const {
|
2018-02-12 16:53:32 -05:00
|
|
|
return cb->tpidrro_el0;
|
2017-09-30 14:16:39 -04:00
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
void ARM_Dynarmic::SetTlsAddress(u64 address) {
|
2018-02-12 16:53:32 -05:00
|
|
|
cb->tpidrro_el0 = address;
|
2017-09-30 14:16:39 -04:00
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
void ARM_Dynarmic::SaveContext(ARM_Interface::ThreadContext& ctx) {
|
2018-02-08 19:04:05 -05:00
|
|
|
ctx.cpu_registers = jit->GetRegisters();
|
|
|
|
ctx.sp = jit->GetSP();
|
|
|
|
ctx.pc = jit->GetPC();
|
|
|
|
ctx.cpsr = jit->GetPstate();
|
|
|
|
ctx.fpu_registers = jit->GetVectors();
|
|
|
|
ctx.fpscr = jit->GetFpcr();
|
2018-02-12 16:53:32 -05:00
|
|
|
ctx.tls_address = cb->tpidrro_el0;
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
2018-01-09 16:33:46 -05:00
|
|
|
void ARM_Dynarmic::LoadContext(const ARM_Interface::ThreadContext& ctx) {
|
2018-02-08 19:04:05 -05:00
|
|
|
jit->SetRegisters(ctx.cpu_registers);
|
|
|
|
jit->SetSP(ctx.sp);
|
|
|
|
jit->SetPC(ctx.pc);
|
|
|
|
jit->SetPstate(static_cast<u32>(ctx.cpsr));
|
|
|
|
jit->SetVectors(ctx.fpu_registers);
|
|
|
|
jit->SetFpcr(static_cast<u32>(ctx.fpscr));
|
2018-02-12 16:53:32 -05:00
|
|
|
cb->tpidrro_el0 = ctx.tls_address;
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
void ARM_Dynarmic::PrepareReschedule() {
|
2018-02-08 19:04:05 -05:00
|
|
|
if (jit->IsExecuting()) {
|
|
|
|
jit->HaltExecution();
|
2018-01-09 16:33:46 -05:00
|
|
|
}
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
void ARM_Dynarmic::ClearInstructionCache() {
|
2018-02-08 19:04:05 -05:00
|
|
|
jit->ClearCache();
|
2016-09-01 23:07:14 -04:00
|
|
|
}
|
2017-09-24 17:44:13 -04:00
|
|
|
|
|
|
|
void ARM_Dynarmic::PageTableChanged() {
|
2018-02-08 19:04:05 -05:00
|
|
|
jit = MakeJit(cb);
|
2018-02-14 12:47:48 -05:00
|
|
|
current_page_table = Memory::GetCurrentPageTable();
|
2017-09-24 17:44:13 -04:00
|
|
|
}
|