2018-04-20 11:40:15 -04:00
|
|
|
#define Simd
|
|
|
|
|
|
|
|
using ChocolArm64.State;
|
|
|
|
|
|
|
|
using NUnit.Framework;
|
|
|
|
|
2018-05-11 19:10:27 -04:00
|
|
|
using System.Runtime.Intrinsics;
|
|
|
|
|
2018-04-20 11:40:15 -04:00
|
|
|
namespace Ryujinx.Tests.Cpu
|
|
|
|
{
|
2018-09-08 13:23:07 -04:00
|
|
|
[Category("Simd")] // Tested: second half of 2018.
|
2018-04-20 11:40:15 -04:00
|
|
|
public sealed class CpuTestSimd : CpuTest
|
|
|
|
{
|
|
|
|
#if Simd
|
|
|
|
|
|
|
|
#region "ValueSource"
|
2018-08-04 15:58:54 -04:00
|
|
|
private static ulong[] _1B1H1S1D_()
|
|
|
|
{
|
|
|
|
return new ulong[] { 0x0000000000000000ul, 0x000000000000007Ful,
|
|
|
|
0x0000000000000080ul, 0x00000000000000FFul,
|
|
|
|
0x0000000000007FFFul, 0x0000000000008000ul,
|
|
|
|
0x000000000000FFFFul, 0x000000007FFFFFFFul,
|
|
|
|
0x0000000080000000ul, 0x00000000FFFFFFFFul,
|
|
|
|
0x7FFFFFFFFFFFFFFFul, 0x8000000000000000ul,
|
|
|
|
0xFFFFFFFFFFFFFFFFul };
|
|
|
|
}
|
|
|
|
|
2018-04-21 15:15:04 -04:00
|
|
|
private static ulong[] _1D_()
|
2018-04-20 11:40:15 -04:00
|
|
|
{
|
|
|
|
return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
|
|
|
|
0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
|
|
|
|
}
|
|
|
|
|
2018-04-29 19:39:58 -04:00
|
|
|
private static ulong[] _1H1S1D_()
|
|
|
|
{
|
|
|
|
return new ulong[] { 0x0000000000000000ul, 0x0000000000007FFFul,
|
|
|
|
0x0000000000008000ul, 0x000000000000FFFFul,
|
|
|
|
0x000000007FFFFFFFul, 0x0000000080000000ul,
|
|
|
|
0x00000000FFFFFFFFul, 0x7FFFFFFFFFFFFFFFul,
|
|
|
|
0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
|
|
|
|
}
|
|
|
|
|
|
|
|
private static ulong[] _4H2S1D_()
|
|
|
|
{
|
|
|
|
return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
|
|
|
|
0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
|
|
|
|
0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
|
|
|
|
0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
|
|
|
|
}
|
|
|
|
|
2018-06-18 13:55:26 -04:00
|
|
|
private static ulong[] _8B_()
|
|
|
|
{
|
|
|
|
return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
|
|
|
|
0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
|
|
|
|
}
|
|
|
|
|
2018-04-21 15:15:04 -04:00
|
|
|
private static ulong[] _8B4H_()
|
|
|
|
{
|
|
|
|
return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
|
|
|
|
0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
|
|
|
|
0x8000800080008000ul, 0xFFFFFFFFFFFFFFFFul };
|
|
|
|
}
|
|
|
|
|
2018-04-20 11:40:15 -04:00
|
|
|
private static ulong[] _8B4H2S_()
|
|
|
|
{
|
|
|
|
return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
|
|
|
|
0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
|
|
|
|
0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
|
|
|
|
0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
|
|
|
|
}
|
|
|
|
|
2018-04-21 15:15:04 -04:00
|
|
|
private static ulong[] _8B4H2S1D_()
|
2018-04-20 11:40:15 -04:00
|
|
|
{
|
|
|
|
return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
|
|
|
|
0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
|
|
|
|
0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
|
|
|
|
0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
|
|
|
|
0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
|
|
|
|
}
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
|
|
|
private static ulong[] _1S_F_()
|
|
|
|
{
|
|
|
|
return new ulong[]
|
|
|
|
{
|
|
|
|
0x00000000FFFFFFFFul, // -QNaN (all ones payload)
|
|
|
|
0x00000000FFBFFFFFul, // -SNaN (all ones payload)
|
|
|
|
0x00000000FF800000ul, // -INF
|
|
|
|
0x00000000FF7FFFFFul, // -Max Normal, float.MinValue
|
|
|
|
0x0000000080800000ul, // -Min Normal
|
|
|
|
0x00000000807FFFFFul, // -Max SubNormal
|
|
|
|
0x0000000080000001ul, // -Min SubNormal
|
|
|
|
0x0000000080000000ul, // -0
|
|
|
|
0x0000000000000000ul, // +0
|
|
|
|
0x0000000000000001ul, // +Min SubNormal
|
|
|
|
0x00000000007FFFFFul, // +Max SubNormal
|
|
|
|
0x0000000000800000ul, // +Min Normal
|
|
|
|
0x000000007F7FFFFFul, // +Max Normal, float.MaxValue
|
|
|
|
0x000000007F800000ul, // +INF
|
|
|
|
0x000000007FBFFFFFul, // +SNaN (all ones payload)
|
|
|
|
0x000000007FFFFFFFul // +QNaN (all ones payload)
|
|
|
|
};
|
|
|
|
}
|
|
|
|
|
|
|
|
private static ulong[] _2S_F_()
|
|
|
|
{
|
|
|
|
return new ulong[]
|
|
|
|
{
|
|
|
|
0xFFFFFFFFFFFFFFFFul, // -QNaN (all ones payload)
|
|
|
|
0xFFBFFFFFFFBFFFFFul, // -SNaN (all ones payload)
|
|
|
|
0xFF800000FF800000ul, // -INF
|
|
|
|
0xFF7FFFFFFF7FFFFFul, // -Max Normal, float.MinValue
|
|
|
|
0x8080000080800000ul, // -Min Normal
|
|
|
|
0x807FFFFF807FFFFFul, // -Max SubNormal
|
|
|
|
0x8000000180000001ul, // -Min SubNormal
|
|
|
|
0x8000000080000000ul, // -0
|
|
|
|
0x0000000000000000ul, // +0
|
|
|
|
0x0000000100000001ul, // +Min SubNormal
|
|
|
|
0x007FFFFF007FFFFFul, // +Max SubNormal
|
|
|
|
0x0080000000800000ul, // +Min Normal
|
|
|
|
0x7F7FFFFF7F7FFFFFul, // +Max Normal, float.MaxValue
|
|
|
|
0x7F8000007F800000ul, // +INF
|
|
|
|
0x7FBFFFFF7FBFFFFFul, // +SNaN (all ones payload)
|
|
|
|
0x7FFFFFFF7FFFFFFFul // +QNaN (all ones payload)
|
|
|
|
};
|
|
|
|
}
|
|
|
|
|
|
|
|
private static ulong[] _1D_F_()
|
|
|
|
{
|
|
|
|
return new ulong[]
|
|
|
|
{
|
|
|
|
0xFFFFFFFFFFFFFFFFul, // -QNaN (all ones payload)
|
|
|
|
0xFFF7FFFFFFFFFFFFul, // -SNaN (all ones payload)
|
|
|
|
0xFFF0000000000000ul, // -INF
|
|
|
|
0xFFEFFFFFFFFFFFFFul, // -Max Normal, double.MinValue
|
|
|
|
0x8010000000000000ul, // -Min Normal
|
|
|
|
0x800FFFFFFFFFFFFFul, // -Max SubNormal
|
|
|
|
0x8000000000000001ul, // -Min SubNormal
|
|
|
|
0x8000000000000000ul, // -0
|
|
|
|
0x0000000000000000ul, // +0
|
|
|
|
0x0000000000000001ul, // +Min SubNormal
|
|
|
|
0x000FFFFFFFFFFFFFul, // +Max SubNormal
|
|
|
|
0x0010000000000000ul, // +Min Normal
|
|
|
|
0x7FEFFFFFFFFFFFFFul, // +Max Normal, double.MaxValue
|
|
|
|
0x7FF0000000000000ul, // +INF
|
|
|
|
0x7FF7FFFFFFFFFFFFul, // +SNaN (all ones payload)
|
|
|
|
0x7FFFFFFFFFFFFFFFul // +QNaN (all ones payload)
|
|
|
|
};
|
|
|
|
}
|
2018-04-20 11:40:15 -04:00
|
|
|
#endregion
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
private const int RndCnt = 2;
|
2018-07-14 23:53:26 -04:00
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("ABS <V><d>, <V><n>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Abs_S_D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong A)
|
2018-04-20 11:40:15 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x5EE0B800; // ABS D0, D0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-05-11 19:10:27 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-04-20 11:40:15 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("ABS <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Abs_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
2018-04-20 11:40:15 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x0E20B800; // ABS V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-20 11:40:15 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-05-11 19:10:27 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-04-20 11:40:15 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("ABS <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Abs_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-04-20 11:40:15 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x4E20B800; // ABS V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-20 11:40:15 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-04-20 11:40:15 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("ADDP <V><d>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Addp_S_2DD([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong A)
|
2018-04-21 15:15:04 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x5EF1B800; // ADDP D0, V0.2D
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-21 15:15:04 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-04-21 15:15:04 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-21 15:15:04 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-04-21 15:15:04 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("ADDV <V><d>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Addv_V_8BB_4HH([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u)] uint size) // <8BB, 4HH>
|
2018-04-21 15:15:04 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x0E31B800; // ADDV B0, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-21 15:15:04 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-05-11 19:10:27 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
2018-04-21 15:15:04 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-21 15:15:04 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-04-21 15:15:04 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("ADDV <V><d>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Addv_V_16BB_8HH_4SS([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <16BB, 8HH, 4SS>
|
2018-04-21 15:15:04 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x4E31B800; // ADDV B0, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-21 15:15:04 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-04-21 15:15:04 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-21 15:15:04 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-04-21 15:15:04 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CLS <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cls_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x0E204800; // CLS V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-05-11 19:10:27 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CLS <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cls_V_16B_8H_4S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x4E204800; // CLS V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Clz_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x2E204800; // CLZ V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-05-11 19:10:27 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Clz_V_16B_8H_4S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x6E204800; // CLZ V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
Add Cls_V, Clz_V, Orn_V instructions. Add 18 Tests: And_V, Bic_V, Bif_V, Bit_V, Bsl_V, Cls_V, Clz_V, Orn_V, Orr_V. (#104)
* Update AOpCodeTable.cs
* Update AInstEmitSimdLogical.cs
* Update AInstEmitSimdArithmetic.cs
* Update ASoftFallback.cs
* Update AInstEmitAlu.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
2018-04-25 22:20:22 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMEQ <V><d>, <V><n>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmeq_S_D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong A)
|
2018-06-18 13:55:26 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x5EE09800; // CMEQ D0, D0, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmeq_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
2018-06-18 13:55:26 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x0E209800; // CMEQ V0.8B, V0.8B, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmeq_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-06-18 13:55:26 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x4E209800; // CMEQ V0.16B, V0.16B, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMGE <V><d>, <V><n>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmge_S_D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong A)
|
2018-06-18 13:55:26 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x7EE08800; // CMGE D0, D0, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmge_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
2018-06-18 13:55:26 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x2E208800; // CMGE V0.8B, V0.8B, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmge_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-06-18 13:55:26 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x6E208800; // CMGE V0.16B, V0.16B, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMGT <V><d>, <V><n>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmgt_S_D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong A)
|
2018-06-18 13:55:26 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x5EE08800; // CMGT D0, D0, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmgt_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
2018-06-18 13:55:26 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x0E208800; // CMGT V0.8B, V0.8B, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmgt_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-06-18 13:55:26 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x4E208800; // CMGT V0.16B, V0.16B, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMLE <V><d>, <V><n>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmle_S_D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong A)
|
2018-06-18 13:55:26 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x7EE09800; // CMLE D0, D0, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMLE <Vd>.<T>, <Vn>.<T>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmle_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
2018-06-18 13:55:26 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x2E209800; // CMLE V0.8B, V0.8B, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMLE <Vd>.<T>, <Vn>.<T>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmle_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-06-18 13:55:26 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x6E209800; // CMLE V0.16B, V0.16B, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMLT <V><d>, <V><n>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmlt_S_D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong A)
|
2018-06-18 13:55:26 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x5EE0A800; // CMLT D0, D0, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMLT <Vd>.<T>, <Vn>.<T>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmlt_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
2018-06-18 13:55:26 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x0E20A800; // CMLT V0.8B, V0.8B, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CMLT <Vd>.<T>, <Vn>.<T>, #0")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cmlt_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-06-18 13:55:26 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x4E20A800; // CMLT V0.16B, V0.16B, #0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
Add Sse Opt. for Cmeq_V_2D, Cmgt_V_2D (Reg). Add Sse Opt. for Crc32cb, Crc32ch, Crc32cw, Crc32cx. Add 10 simple tests for Fcmgt, Fcmge, Fcmeq, Fcmle, Fcmlt (S, V) (Reg, Zero). Add 2 Cnt_V tests. (#183)
* Add files via upload
* Add files via upload
* Add files via upload
* CPE
* Add EmitSse42Crc32()
* Update CpuTestSimdCmp.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update Instructions.cs
2018-06-25 21:32:29 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CNT <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cnt_V_8B([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong A)
|
Add Sse Opt. for Cmeq_V_2D, Cmgt_V_2D (Reg). Add Sse Opt. for Crc32cb, Crc32ch, Crc32cw, Crc32cx. Add 10 simple tests for Fcmgt, Fcmge, Fcmeq, Fcmle, Fcmlt (S, V) (Reg, Zero). Add 2 Cnt_V tests. (#183)
* Add files via upload
* Add files via upload
* Add files via upload
* CPE
* Add EmitSse42Crc32()
* Update CpuTestSimdCmp.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update Instructions.cs
2018-06-25 21:32:29 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x0E205800; // CNT V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
Add Sse Opt. for Cmeq_V_2D, Cmgt_V_2D (Reg). Add Sse Opt. for Crc32cb, Crc32ch, Crc32cw, Crc32cx. Add 10 simple tests for Fcmgt, Fcmge, Fcmeq, Fcmle, Fcmlt (S, V) (Reg, Zero). Add 2 Cnt_V tests. (#183)
* Add files via upload
* Add files via upload
* Add files via upload
* CPE
* Add EmitSse42Crc32()
* Update CpuTestSimdCmp.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update Instructions.cs
2018-06-25 21:32:29 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
Add Sse Opt. for Cmeq_V_2D, Cmgt_V_2D (Reg). Add Sse Opt. for Crc32cb, Crc32ch, Crc32cw, Crc32cx. Add 10 simple tests for Fcmgt, Fcmge, Fcmeq, Fcmle, Fcmlt (S, V) (Reg, Zero). Add 2 Cnt_V tests. (#183)
* Add files via upload
* Add files via upload
* Add files via upload
* CPE
* Add EmitSse42Crc32()
* Update CpuTestSimdCmp.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update Instructions.cs
2018-06-25 21:32:29 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
Add Sse Opt. for Cmeq_V_2D, Cmgt_V_2D (Reg). Add Sse Opt. for Crc32cb, Crc32ch, Crc32cw, Crc32cx. Add 10 simple tests for Fcmgt, Fcmge, Fcmeq, Fcmle, Fcmlt (S, V) (Reg, Zero). Add 2 Cnt_V tests. (#183)
* Add files via upload
* Add files via upload
* Add files via upload
* CPE
* Add EmitSse42Crc32()
* Update CpuTestSimdCmp.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update Instructions.cs
2018-06-25 21:32:29 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
Add Sse Opt. for Cmeq_V_2D, Cmgt_V_2D (Reg). Add Sse Opt. for Crc32cb, Crc32ch, Crc32cw, Crc32cx. Add 10 simple tests for Fcmgt, Fcmge, Fcmeq, Fcmle, Fcmlt (S, V) (Reg, Zero). Add 2 Cnt_V tests. (#183)
* Add files via upload
* Add files via upload
* Add files via upload
* CPE
* Add EmitSse42Crc32()
* Update CpuTestSimdCmp.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update Instructions.cs
2018-06-25 21:32:29 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("CNT <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Cnt_V_16B([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong A)
|
Add Sse Opt. for Cmeq_V_2D, Cmgt_V_2D (Reg). Add Sse Opt. for Crc32cb, Crc32ch, Crc32cw, Crc32cx. Add 10 simple tests for Fcmgt, Fcmge, Fcmeq, Fcmle, Fcmlt (S, V) (Reg, Zero). Add 2 Cnt_V tests. (#183)
* Add files via upload
* Add files via upload
* Add files via upload
* CPE
* Add EmitSse42Crc32()
* Update CpuTestSimdCmp.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update Instructions.cs
2018-06-25 21:32:29 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x4E205800; // CNT V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
Add Sse Opt. for Cmeq_V_2D, Cmgt_V_2D (Reg). Add Sse Opt. for Crc32cb, Crc32ch, Crc32cw, Crc32cx. Add 10 simple tests for Fcmgt, Fcmge, Fcmeq, Fcmle, Fcmlt (S, V) (Reg, Zero). Add 2 Cnt_V tests. (#183)
* Add files via upload
* Add files via upload
* Add files via upload
* CPE
* Add EmitSse42Crc32()
* Update CpuTestSimdCmp.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update Instructions.cs
2018-06-25 21:32:29 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
Add Sse Opt. for Cmeq_V_2D, Cmgt_V_2D (Reg). Add Sse Opt. for Crc32cb, Crc32ch, Crc32cw, Crc32cx. Add 10 simple tests for Fcmgt, Fcmge, Fcmeq, Fcmle, Fcmlt (S, V) (Reg, Zero). Add 2 Cnt_V tests. (#183)
* Add files via upload
* Add files via upload
* Add files via upload
* CPE
* Add EmitSse42Crc32()
* Update CpuTestSimdCmp.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update Instructions.cs
2018-06-25 21:32:29 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
Add Sse Opt. for Cmeq_V_2D, Cmgt_V_2D (Reg). Add Sse Opt. for Crc32cb, Crc32ch, Crc32cw, Crc32cx. Add 10 simple tests for Fcmgt, Fcmge, Fcmeq, Fcmle, Fcmlt (S, V) (Reg, Zero). Add 2 Cnt_V tests. (#183)
* Add files via upload
* Add files via upload
* Add files via upload
* CPE
* Add EmitSse42Crc32()
* Update CpuTestSimdCmp.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update Instructions.cs
2018-06-25 21:32:29 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("FCVTNS <V><d>, <V><n>")]
|
|
|
|
public void Fcvtns_S_S([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1S_F_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1S_F_")] [Random(RndCnt)] ulong A)
|
|
|
|
{
|
|
|
|
//const int FZFlagBit = 24; // Flush-to-zero mode control bit.
|
|
|
|
|
|
|
|
uint Opcode = 0x5E21A800; // FCVTNS S0, S0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
|
|
|
|
//int Fpcr = 1 << FZFlagBit; // Flush-to-zero mode enabled.
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1/*, Fpcr: Fpcr*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(/*FpsrMask: FPSR.IDC | FPSR.IXC | FPSR.IOC*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise, Description("FCVTNS <V><d>, <V><n>")]
|
|
|
|
public void Fcvtns_S_D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_F_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_F_")] [Random(RndCnt)] ulong A)
|
|
|
|
{
|
2018-09-08 13:23:07 -04:00
|
|
|
//const int FZFlagBit = 24; // Flush-to-zero mode control bit.
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
uint Opcode = 0x5E61A800; // FCVTNS D0, D0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-09-08 13:23:07 -04:00
|
|
|
|
|
|
|
//int Fpcr = 1 << FZFlagBit; // Flush-to-zero mode enabled.
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1/*, Fpcr: Fpcr*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(/*FpsrMask: FPSR.IDC | FPSR.IXC | FPSR.IOC*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise, Description("FCVTNS <Vd>.<T>, <Vn>.<T>")]
|
|
|
|
public void Fcvtns_V_2S_4S([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_2S_F_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_2S_F_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b0u, 0b1u)] uint Q) // <2S, 4S>
|
|
|
|
{
|
2018-09-08 13:23:07 -04:00
|
|
|
//const int FZFlagBit = 24; // Flush-to-zero mode control bit.
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
uint Opcode = 0x0E21A800; // FCVTNS V0.2S, V0.2S
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((Q & 1) << 30);
|
2018-09-08 13:23:07 -04:00
|
|
|
|
|
|
|
//int Fpcr = 1 << FZFlagBit; // Flush-to-zero mode enabled.
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1/*, Fpcr: Fpcr*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(/*FpsrMask: FPSR.IDC | FPSR.IXC | FPSR.IOC*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise, Description("FCVTNS <Vd>.<T>, <Vn>.<T>")]
|
|
|
|
public void Fcvtns_V_2D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_F_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_F_")] [Random(RndCnt)] ulong A)
|
|
|
|
{
|
2018-09-08 13:23:07 -04:00
|
|
|
//const int FZFlagBit = 24; // Flush-to-zero mode control bit.
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
uint Opcode = 0x4E61A800; // FCVTNS V0.2D, V0.2D
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-09-08 13:23:07 -04:00
|
|
|
|
|
|
|
//int Fpcr = 1 << FZFlagBit; // Flush-to-zero mode enabled.
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1/*, Fpcr: Fpcr*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(/*FpsrMask: FPSR.IDC | FPSR.IXC | FPSR.IOC*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise, Description("FCVTNU <V><d>, <V><n>")]
|
|
|
|
public void Fcvtnu_S_S([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1S_F_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1S_F_")] [Random(RndCnt)] ulong A)
|
|
|
|
{
|
|
|
|
//const int FZFlagBit = 24; // Flush-to-zero mode control bit.
|
|
|
|
|
|
|
|
uint Opcode = 0x7E21A800; // FCVTNU S0, S0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
|
|
|
|
//int Fpcr = 1 << FZFlagBit; // Flush-to-zero mode enabled.
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1/*, Fpcr: Fpcr*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(/*FpsrMask: FPSR.IDC | FPSR.IXC | FPSR.IOC*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise, Description("FCVTNU <V><d>, <V><n>")]
|
|
|
|
public void Fcvtnu_S_D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_F_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_F_")] [Random(RndCnt)] ulong A)
|
|
|
|
{
|
2018-09-08 13:23:07 -04:00
|
|
|
//const int FZFlagBit = 24; // Flush-to-zero mode control bit.
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
uint Opcode = 0x7E61A800; // FCVTNU D0, D0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-09-08 13:23:07 -04:00
|
|
|
|
|
|
|
//int Fpcr = 1 << FZFlagBit; // Flush-to-zero mode enabled.
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1/*, Fpcr: Fpcr*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(/*FpsrMask: FPSR.IDC | FPSR.IXC | FPSR.IOC*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise, Description("FCVTNU <Vd>.<T>, <Vn>.<T>")]
|
|
|
|
public void Fcvtnu_V_2S_4S([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_2S_F_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_2S_F_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b0u, 0b1u)] uint Q) // <2S, 4S>
|
|
|
|
{
|
2018-09-08 13:23:07 -04:00
|
|
|
//const int FZFlagBit = 24; // Flush-to-zero mode control bit.
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
uint Opcode = 0x2E21A800; // FCVTNU V0.2S, V0.2S
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((Q & 1) << 30);
|
2018-09-08 13:23:07 -04:00
|
|
|
|
|
|
|
//int Fpcr = 1 << FZFlagBit; // Flush-to-zero mode enabled.
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1/*, Fpcr: Fpcr*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(/*FpsrMask: FPSR.IDC | FPSR.IXC | FPSR.IOC*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise, Description("FCVTNU <Vd>.<T>, <Vn>.<T>")]
|
|
|
|
public void Fcvtnu_V_2D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_F_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_F_")] [Random(RndCnt)] ulong A)
|
|
|
|
{
|
2018-09-08 13:23:07 -04:00
|
|
|
//const int FZFlagBit = 24; // Flush-to-zero mode control bit.
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
uint Opcode = 0x6E61A800; // FCVTNU V0.2D, V0.2D
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-09-08 13:23:07 -04:00
|
|
|
|
|
|
|
//int Fpcr = 1 << FZFlagBit; // Flush-to-zero mode enabled.
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1/*, Fpcr: Fpcr*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(/*FpsrMask: FPSR.IDC | FPSR.IXC | FPSR.IOC*/);
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise, Description("NEG <V><d>, <V><n>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Neg_S_D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1D_")] [Random(RndCnt)] ulong A)
|
2018-04-20 11:40:15 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x7EE0B800; // NEG D0, D0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-05-11 19:10:27 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-04-20 11:40:15 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("NEG <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Neg_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
2018-04-20 11:40:15 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x2E20B800; // NEG V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-20 11:40:15 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-05-11 19:10:27 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-04-20 11:40:15 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("NEG <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Neg_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-04-20 11:40:15 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x6E20B800; // NEG V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-20 11:40:15 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-20 11:40:15 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-04-20 11:40:15 -04:00
|
|
|
}
|
2018-04-29 19:39:58 -04:00
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("NOT <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Not_V_8B([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong A)
|
2018-06-18 13:55:26 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x2E205800; // NOT V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-18 13:55:26 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("NOT <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Not_V_16B([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong A)
|
2018-06-18 13:55:26 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x6E205800; // NOT V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-18 13:55:26 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-06-18 13:55:26 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("RBIT <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Rbit_V_8B([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong A)
|
2018-07-03 02:31:16 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x2E605800; // RBIT V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-07-03 02:31:16 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-07-03 02:31:16 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("RBIT <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Rbit_V_16B([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong A)
|
2018-07-03 02:31:16 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x6E605800; // RBIT V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-07-03 02:31:16 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("REV16 <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Rev16_V_8B([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong A)
|
2018-07-03 02:31:16 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x0E201800; // REV16 V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-07-03 02:31:16 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-07-03 02:31:16 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("REV16 <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Rev16_V_16B([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B_")] [Random(RndCnt)] ulong A)
|
2018-07-03 02:31:16 -04:00
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x4E201800; // REV16 V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-07-03 02:31:16 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("REV32 <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Rev32_V_8B_4H([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H_")] [Random(RndCnt)] ulong A,
|
2018-07-03 02:31:16 -04:00
|
|
|
[Values(0b00u, 0b01u)] uint size) // <8B, 4H>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x2E200800; // REV32 V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-07-03 02:31:16 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-07-03 02:31:16 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-07-03 02:31:16 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("REV32 <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Rev32_V_16B_8H([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H_")] [Random(RndCnt)] ulong A,
|
2018-07-03 02:31:16 -04:00
|
|
|
[Values(0b00u, 0b01u)] uint size) // <16B, 8H>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x6E200800; // REV32 V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-07-03 02:31:16 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-07-03 02:31:16 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("REV64 <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Rev64_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
2018-07-03 02:31:16 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x0E200800; // REV64 V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-07-03 02:31:16 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-07-03 02:31:16 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-07-03 02:31:16 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("REV64 <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Rev64_V_16B_8H_4S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
2018-07-03 02:31:16 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x4E200800; // REV64 V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-07-03 02:31:16 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-07-03 02:31:16 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-07-03 02:31:16 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SADALP <Vd>.<Ta>, <Vn>.<Tb>")]
|
2018-08-13 17:10:02 -04:00
|
|
|
public void Sadalp_V_8B4H_4H2S_2S1D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B4H, 4H2S, 2S1D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x0E206800; // SADALP V0.4H, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-13 17:10:02 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-08-13 17:10:02 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SADALP <Vd>.<Ta>, <Vn>.<Tb>")]
|
2018-08-13 17:10:02 -04:00
|
|
|
public void Sadalp_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x4E206800; // SADALP V0.8H, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-13 17:10:02 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-08-13 17:10:02 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SADDLP <Vd>.<Ta>, <Vn>.<Tb>")]
|
2018-08-13 17:10:02 -04:00
|
|
|
public void Saddlp_V_8B4H_4H2S_2S1D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B4H, 4H2S, 2S1D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x0E202800; // SADDLP V0.4H, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-13 17:10:02 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-08-13 17:10:02 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SADDLP <Vd>.<Ta>, <Vn>.<Tb>")]
|
2018-08-13 17:10:02 -04:00
|
|
|
public void Saddlp_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x4E202800; // SADDLP V0.8H, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-13 17:10:02 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-08-13 17:10:02 -04:00
|
|
|
}
|
|
|
|
|
2018-08-27 02:44:01 -04:00
|
|
|
[Test, Pairwise, Description("SHA256SU0 <Vd>.4S, <Vn>.4S")]
|
2018-08-16 20:44:44 -04:00
|
|
|
public void Sha256su0_V([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Random(RndCnt / 2)] ulong Z0, [Random(RndCnt / 2)] ulong Z1,
|
|
|
|
[Random(RndCnt / 2)] ulong A0, [Random(RndCnt / 2)] ulong A1)
|
2018-08-16 20:44:44 -04:00
|
|
|
{
|
|
|
|
uint Opcode = 0x5E282800; // SHA256SU0 V0.4S, V0.4S
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z0, Z1);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A0, A1);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-16 20:44:44 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-08-16 20:44:44 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQABS <V><d>, <V><n>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqabs_S_B_H_S_D([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x5E207800; // SQABS B0, B0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQABS <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqabs_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x0E207800; // SQABS V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQABS <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqabs_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x4E207800; // SQABS V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQNEG <V><d>, <V><n>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqneg_S_B_H_S_D([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x7E207800; // SQNEG B0, B0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQNEG <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqneg_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x2E207800; // SQNEG V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQNEG <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqneg_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x6E207800; // SQNEG V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQXTN <Vb><d>, <Va><n>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqxtn_S_HB_SH_DS([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong A,
|
2018-04-29 19:39:58 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x5E214800; // SQXTN B0, H0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-29 19:39:58 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-05-11 19:10:27 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-04-29 19:39:58 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqxtn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-04-29 19:39:58 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x0E214800; // SQXTN V0.8B, V0.8H
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-29 19:39:58 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-04-29 19:39:58 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqxtn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-04-29 19:39:58 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x4E214800; // SQXTN2 V0.16B, V0.8H
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-29 19:39:58 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-06-25 22:36:20 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQXTUN <Vb><d>, <Va><n>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqxtun_S_HB_SH_DS([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong A,
|
2018-06-25 22:36:20 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x7E212800; // SQXTUN B0, H0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-25 22:36:20 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-06-25 22:36:20 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-25 22:36:20 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-06-25 22:36:20 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQXTUN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqxtun_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-06-25 22:36:20 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x2E212800; // SQXTUN V0.8B, V0.8H
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-25 22:36:20 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-06-25 22:36:20 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-25 22:36:20 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-06-25 22:36:20 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SQXTUN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Sqxtun_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-06-25 22:36:20 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x6E212800; // SQXTUN2 V0.16B, V0.8H
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-06-25 22:36:20 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-06-25 22:36:20 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-06-25 22:36:20 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SUQADD <V><d>, <V><n>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Suqadd_S_B_H_S_D([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x5E203800; // SUQADD B0, B0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SUQADD <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Suqadd_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x0E203800; // SUQADD V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("SUQADD <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Suqadd_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x4E203800; // SUQADD V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-04-29 19:39:58 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("UADALP <Vd>.<Ta>, <Vn>.<Tb>")]
|
2018-08-13 17:10:02 -04:00
|
|
|
public void Uadalp_V_8B4H_4H2S_2S1D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B4H, 4H2S, 2S1D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x2E206800; // UADALP V0.4H, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-13 17:10:02 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-08-13 17:10:02 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("UADALP <Vd>.<Ta>, <Vn>.<Tb>")]
|
2018-08-13 17:10:02 -04:00
|
|
|
public void Uadalp_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x6E206800; // UADALP V0.8H, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-13 17:10:02 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-08-13 17:10:02 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("UADDLP <Vd>.<Ta>, <Vn>.<Tb>")]
|
2018-08-13 17:10:02 -04:00
|
|
|
public void Uaddlp_V_8B4H_4H2S_2S1D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B4H, 4H2S, 2S1D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x2E202800; // UADDLP V0.4H, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-13 17:10:02 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-08-13 17:10:02 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("UADDLP <Vd>.<Ta>, <Vn>.<Tb>")]
|
2018-08-13 17:10:02 -04:00
|
|
|
public void Uaddlp_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
|
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x6E202800; // UADDLP V0.8H, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-13 17:10:02 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-08-13 17:10:02 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("UQXTN <Vb><d>, <Va><n>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Uqxtn_S_HB_SH_DS([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong A,
|
2018-04-29 19:39:58 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x7E214800; // UQXTN B0, H0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-29 19:39:58 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
2018-05-11 19:10:27 -04:00
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-04-29 19:39:58 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("UQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Uqxtn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-04-29 19:39:58 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x2E214800; // UQXTN V0.8B, V0.8H
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-29 19:39:58 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-04-29 19:39:58 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("UQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Uqxtn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
|
2018-07-14 23:53:26 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
|
2018-04-29 19:39:58 -04:00
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
|
|
|
|
{
|
2018-07-14 23:53:26 -04:00
|
|
|
uint Opcode = 0x6E214800; // UQXTN2 V0.16B, V0.8H
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
2018-04-29 19:39:58 -04:00
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
2018-07-14 23:53:26 -04:00
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-04-29 19:39:58 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("USQADD <V><d>, <V><n>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Usqadd_S_B_H_S_D([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x7E203800; // USQADD B0, B0
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("USQADD <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Usqadd_V_8B_4H_2S([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x2E203800; // USQADD V0.8B, V0.8B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0(A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-08-04 15:58:54 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("USQADD <Vd>.<T>, <Vn>.<T>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Usqadd_V_16B_8H_4S_2D([Values(0u)] uint Rd,
|
2018-08-04 15:58:54 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x6E203800; // USQADD V0.16B, V0.16B
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-08-04 15:58:54 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
CompareAgainstUnicorn(FpsrMask: FPSR.QC);
|
2018-04-29 19:39:58 -04:00
|
|
|
}
|
2018-07-18 20:06:28 -04:00
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("XTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Xtn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
|
2018-07-18 20:06:28 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x0E212800; // XTN V0.8B, V0.8H
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-07-18 20:06:28 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-07-18 20:06:28 -04:00
|
|
|
}
|
|
|
|
|
Add Fcvtns_S, Fcvtns_V, Fcvtnu_S, Fcvtnu_V (AOpCodeSimd) FP & Umlal_V, Umlsl_V, Saddl_V, Ssubl_V, Usubl_V instructions; add 8 FP & 16 S/Umlal_V, S/Umlsl_V, S/Uaddl_V, S/Usubl_V Tests. (#390)
* Update AOpCodeTable.cs
* Update AInstEmitSimdCvt.cs
* Update Pseudocode.cs
* Update Instructions.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Update CpuTestSimd.cs
* Update AOpCodeTable.cs
* Update AInstEmitSimdArithmetic.cs
* Update Instructions.cs
* Update CpuTestSimdReg.cs
* Add QCFlagBit.
* Add QCFlagBit.
2018-09-01 10:52:51 -04:00
|
|
|
[Test, Pairwise, Description("XTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
|
2018-08-10 13:27:15 -04:00
|
|
|
public void Xtn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
|
2018-07-18 20:06:28 -04:00
|
|
|
[Values(1u, 0u)] uint Rn,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
|
|
|
|
[ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
|
|
|
|
[Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
|
|
|
|
{
|
|
|
|
uint Opcode = 0x4E212800; // XTN2 V0.16B, V0.8H
|
|
|
|
Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
|
|
|
|
Opcode |= ((size & 3) << 22);
|
|
|
|
|
|
|
|
Vector128<float> V0 = MakeVectorE0E1(Z, Z);
|
|
|
|
Vector128<float> V1 = MakeVectorE0E1(A, A);
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
|
2018-07-18 20:06:28 -04:00
|
|
|
|
2018-09-01 10:24:05 -04:00
|
|
|
CompareAgainstUnicorn();
|
2018-07-18 20:06:28 -04:00
|
|
|
}
|
2018-04-20 11:40:15 -04:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
}
|