2019-02-17 18:52:01 -05:00
|
|
|
#define Misc
|
|
|
|
|
2018-02-23 07:29:20 -05:00
|
|
|
using ChocolArm64.State;
|
2018-04-18 16:22:45 -04:00
|
|
|
|
2018-02-23 07:29:20 -05:00
|
|
|
using NUnit.Framework;
|
|
|
|
|
2018-05-11 19:10:27 -04:00
|
|
|
using System.Runtime.Intrinsics.X86;
|
|
|
|
|
2018-02-23 07:29:20 -05:00
|
|
|
namespace Ryujinx.Tests.Cpu
|
|
|
|
{
|
2019-02-17 18:52:01 -05:00
|
|
|
[Category("Misc")]
|
2018-04-18 16:22:45 -04:00
|
|
|
public sealed class CpuTestMisc : CpuTest
|
2018-02-23 07:29:20 -05:00
|
|
|
{
|
2019-02-17 18:52:01 -05:00
|
|
|
#if Misc
|
2019-02-23 18:53:27 -05:00
|
|
|
private const int RndCnt = 2;
|
|
|
|
private const int RndCntImm = 2;
|
2019-02-17 18:52:01 -05:00
|
|
|
|
|
|
|
#region "AluImm & Csel"
|
|
|
|
[Test, Pairwise]
|
|
|
|
public void Adds_Csinc_64bit([Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
|
|
|
|
0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(RndCnt)] ulong xn,
|
|
|
|
[Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
|
|
|
|
[Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
|
|
|
|
[Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
|
|
|
|
0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
|
|
|
|
0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
|
|
|
|
0b1100u, 0b1101u)] uint cond) // GT, LE>
|
|
|
|
{
|
|
|
|
uint opCmn = 0xB100001F; // ADDS X31, X0, #0, LSL #0 -> CMN X0, #0, LSL #0
|
|
|
|
uint opCset = 0x9A9F07E0; // CSINC X0, X31, X31, EQ -> CSET X0, NE
|
|
|
|
|
|
|
|
opCmn |= ((shift & 3) << 22) | ((imm & 4095) << 10);
|
|
|
|
opCset |= ((cond & 15) << 12);
|
|
|
|
|
|
|
|
SetThreadState(x0: xn);
|
|
|
|
Opcode(opCmn);
|
|
|
|
Opcode(opCset);
|
|
|
|
Opcode(0xD4200000); // BRK #0
|
|
|
|
Opcode(0xD65F03C0); // RET
|
|
|
|
ExecuteOpcodes();
|
|
|
|
|
|
|
|
CompareAgainstUnicorn();
|
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise]
|
|
|
|
public void Adds_Csinc_32bit([Values(0x00000000u, 0x7FFFFFFFu,
|
|
|
|
0x80000000u, 0xFFFFFFFFu)] [Random(RndCnt)] uint wn,
|
|
|
|
[Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
|
|
|
|
[Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
|
|
|
|
[Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
|
|
|
|
0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
|
|
|
|
0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
|
|
|
|
0b1100u, 0b1101u)] uint cond) // GT, LE>
|
|
|
|
{
|
|
|
|
uint opCmn = 0x3100001F; // ADDS W31, W0, #0, LSL #0 -> CMN W0, #0, LSL #0
|
|
|
|
uint opCset = 0x1A9F07E0; // CSINC W0, W31, W31, EQ -> CSET W0, NE
|
|
|
|
|
|
|
|
opCmn |= ((shift & 3) << 22) | ((imm & 4095) << 10);
|
|
|
|
opCset |= ((cond & 15) << 12);
|
|
|
|
|
|
|
|
SetThreadState(x0: wn);
|
|
|
|
Opcode(opCmn);
|
|
|
|
Opcode(opCset);
|
|
|
|
Opcode(0xD4200000); // BRK #0
|
|
|
|
Opcode(0xD65F03C0); // RET
|
|
|
|
ExecuteOpcodes();
|
|
|
|
|
|
|
|
CompareAgainstUnicorn();
|
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise]
|
|
|
|
public void Subs_Csinc_64bit([Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
|
|
|
|
0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(RndCnt)] ulong xn,
|
|
|
|
[Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
|
|
|
|
[Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
|
|
|
|
[Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
|
|
|
|
0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
|
|
|
|
0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
|
|
|
|
0b1100u, 0b1101u)] uint cond) // GT, LE>
|
|
|
|
{
|
|
|
|
uint opCmp = 0xF100001F; // SUBS X31, X0, #0, LSL #0 -> CMP X0, #0, LSL #0
|
|
|
|
uint opCset = 0x9A9F07E0; // CSINC X0, X31, X31, EQ -> CSET X0, NE
|
|
|
|
|
|
|
|
opCmp |= ((shift & 3) << 22) | ((imm & 4095) << 10);
|
|
|
|
opCset |= ((cond & 15) << 12);
|
|
|
|
|
|
|
|
SetThreadState(x0: xn);
|
|
|
|
Opcode(opCmp);
|
|
|
|
Opcode(opCset);
|
|
|
|
Opcode(0xD4200000); // BRK #0
|
|
|
|
Opcode(0xD65F03C0); // RET
|
|
|
|
ExecuteOpcodes();
|
|
|
|
|
|
|
|
CompareAgainstUnicorn();
|
|
|
|
}
|
|
|
|
|
|
|
|
[Test, Pairwise]
|
|
|
|
public void Subs_Csinc_32bit([Values(0x00000000u, 0x7FFFFFFFu,
|
|
|
|
0x80000000u, 0xFFFFFFFFu)] [Random(RndCnt)] uint wn,
|
|
|
|
[Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
|
|
|
|
[Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
|
|
|
|
[Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
|
|
|
|
0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
|
|
|
|
0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
|
|
|
|
0b1100u, 0b1101u)] uint cond) // GT, LE>
|
|
|
|
{
|
|
|
|
uint opCmp = 0x7100001F; // SUBS W31, W0, #0, LSL #0 -> CMP W0, #0, LSL #0
|
|
|
|
uint opCset = 0x1A9F07E0; // CSINC W0, W31, W31, EQ -> CSET W0, NE
|
|
|
|
|
|
|
|
opCmp |= ((shift & 3) << 22) | ((imm & 4095) << 10);
|
|
|
|
opCset |= ((cond & 15) << 12);
|
|
|
|
|
|
|
|
SetThreadState(x0: wn);
|
|
|
|
Opcode(opCmp);
|
|
|
|
Opcode(opCset);
|
|
|
|
Opcode(0xD4200000); // BRK #0
|
|
|
|
Opcode(0xD65F03C0); // RET
|
|
|
|
ExecuteOpcodes();
|
|
|
|
|
|
|
|
CompareAgainstUnicorn();
|
|
|
|
}
|
|
|
|
#endregion
|
|
|
|
|
|
|
|
[Explicit]
|
2018-02-23 07:29:20 -05:00
|
|
|
[TestCase(0xFFFFFFFDu)] // Roots.
|
|
|
|
[TestCase(0x00000005u)]
|
2018-11-01 00:22:09 -04:00
|
|
|
public void Misc1(uint a)
|
2018-02-23 07:29:20 -05:00
|
|
|
{
|
2018-11-01 00:22:09 -04:00
|
|
|
// ((a + 3) * (a - 5)) / ((a + 5) * (a - 3)) = 0
|
2018-02-23 07:29:20 -05:00
|
|
|
|
|
|
|
/*
|
|
|
|
ADD W2, W0, 3
|
|
|
|
SUB W1, W0, #5
|
|
|
|
MUL W2, W2, W1
|
|
|
|
ADD W1, W0, 5
|
|
|
|
SUB W0, W0, #3
|
|
|
|
MUL W0, W1, W0
|
|
|
|
SDIV W0, W2, W0
|
|
|
|
BRK #0
|
|
|
|
RET
|
|
|
|
*/
|
|
|
|
|
2018-11-01 00:22:09 -04:00
|
|
|
SetThreadState(x0: a);
|
2018-02-23 07:29:20 -05:00
|
|
|
Opcode(0x11000C02);
|
|
|
|
Opcode(0x51001401);
|
|
|
|
Opcode(0x1B017C42);
|
|
|
|
Opcode(0x11001401);
|
|
|
|
Opcode(0x51000C00);
|
|
|
|
Opcode(0x1B007C20);
|
|
|
|
Opcode(0x1AC00C40);
|
|
|
|
Opcode(0xD4200000);
|
|
|
|
Opcode(0xD65F03C0);
|
|
|
|
ExecuteOpcodes();
|
2018-04-18 16:22:45 -04:00
|
|
|
|
|
|
|
Assert.That(GetThreadState().X0, Is.Zero);
|
2018-02-23 07:29:20 -05:00
|
|
|
}
|
|
|
|
|
2019-02-17 18:52:01 -05:00
|
|
|
[Explicit]
|
2018-04-18 16:22:45 -04:00
|
|
|
[TestCase(-20f, -5f)] // 18 integer solutions.
|
|
|
|
[TestCase(-12f, -6f)]
|
|
|
|
[TestCase(-12f, 3f)]
|
|
|
|
[TestCase( -8f, -8f)]
|
|
|
|
[TestCase( -6f, -12f)]
|
|
|
|
[TestCase( -5f, -20f)]
|
|
|
|
[TestCase( -4f, 2f)]
|
|
|
|
[TestCase( -3f, 12f)]
|
|
|
|
[TestCase( -2f, 4f)]
|
|
|
|
[TestCase( 2f, -4f)]
|
|
|
|
[TestCase( 3f, -12f)]
|
|
|
|
[TestCase( 4f, -2f)]
|
|
|
|
[TestCase( 5f, 20f)]
|
|
|
|
[TestCase( 6f, 12f)]
|
|
|
|
[TestCase( 8f, 8f)]
|
|
|
|
[TestCase( 12f, -3f)]
|
|
|
|
[TestCase( 12f, 6f)]
|
|
|
|
[TestCase( 20f, 5f)]
|
2018-11-01 00:22:09 -04:00
|
|
|
public void Misc2(float a, float b)
|
2018-02-23 07:29:20 -05:00
|
|
|
{
|
2018-11-01 00:22:09 -04:00
|
|
|
// 1 / ((1 / a + 1 / b) ^ 2) = 16
|
2018-02-23 07:29:20 -05:00
|
|
|
|
|
|
|
/*
|
|
|
|
FMOV S2, 1.0e+0
|
|
|
|
FDIV S0, S2, S0
|
|
|
|
FDIV S1, S2, S1
|
|
|
|
FADD S0, S0, S1
|
|
|
|
FDIV S0, S2, S0
|
|
|
|
FMUL S0, S0, S0
|
|
|
|
BRK #0
|
|
|
|
RET
|
|
|
|
*/
|
|
|
|
|
2018-05-11 19:10:27 -04:00
|
|
|
SetThreadState(
|
2018-11-01 00:22:09 -04:00
|
|
|
v0: Sse.SetScalarVector128(a),
|
|
|
|
v1: Sse.SetScalarVector128(b));
|
2018-02-23 07:29:20 -05:00
|
|
|
Opcode(0x1E2E1002);
|
|
|
|
Opcode(0x1E201840);
|
|
|
|
Opcode(0x1E211841);
|
|
|
|
Opcode(0x1E212800);
|
|
|
|
Opcode(0x1E201840);
|
|
|
|
Opcode(0x1E200800);
|
|
|
|
Opcode(0xD4200000);
|
|
|
|
Opcode(0xD65F03C0);
|
|
|
|
ExecuteOpcodes();
|
2018-04-18 16:22:45 -04:00
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
Assert.That(Sse41.Extract(GetThreadState().V0, (byte)0), Is.EqualTo(16f));
|
2018-02-23 07:29:20 -05:00
|
|
|
}
|
|
|
|
|
2019-02-17 18:52:01 -05:00
|
|
|
[Explicit]
|
2018-04-18 16:22:45 -04:00
|
|
|
[TestCase(-20d, -5d)] // 18 integer solutions.
|
|
|
|
[TestCase(-12d, -6d)]
|
|
|
|
[TestCase(-12d, 3d)]
|
|
|
|
[TestCase( -8d, -8d)]
|
|
|
|
[TestCase( -6d, -12d)]
|
|
|
|
[TestCase( -5d, -20d)]
|
|
|
|
[TestCase( -4d, 2d)]
|
|
|
|
[TestCase( -3d, 12d)]
|
|
|
|
[TestCase( -2d, 4d)]
|
|
|
|
[TestCase( 2d, -4d)]
|
|
|
|
[TestCase( 3d, -12d)]
|
|
|
|
[TestCase( 4d, -2d)]
|
|
|
|
[TestCase( 5d, 20d)]
|
|
|
|
[TestCase( 6d, 12d)]
|
|
|
|
[TestCase( 8d, 8d)]
|
|
|
|
[TestCase( 12d, -3d)]
|
|
|
|
[TestCase( 12d, 6d)]
|
|
|
|
[TestCase( 20d, 5d)]
|
2018-11-01 00:22:09 -04:00
|
|
|
public void Misc3(double a, double b)
|
2018-02-23 07:29:20 -05:00
|
|
|
{
|
2018-11-01 00:22:09 -04:00
|
|
|
// 1 / ((1 / a + 1 / b) ^ 2) = 16
|
2018-02-23 07:29:20 -05:00
|
|
|
|
|
|
|
/*
|
|
|
|
FMOV D2, 1.0e+0
|
|
|
|
FDIV D0, D2, D0
|
|
|
|
FDIV D1, D2, D1
|
|
|
|
FADD D0, D0, D1
|
|
|
|
FDIV D0, D2, D0
|
|
|
|
FMUL D0, D0, D0
|
|
|
|
BRK #0
|
|
|
|
RET
|
|
|
|
*/
|
|
|
|
|
2018-05-11 19:10:27 -04:00
|
|
|
SetThreadState(
|
2018-11-01 00:22:09 -04:00
|
|
|
v0: Sse.StaticCast<double, float>(Sse2.SetScalarVector128(a)),
|
|
|
|
v1: Sse.StaticCast<double, float>(Sse2.SetScalarVector128(b)));
|
2018-02-23 07:29:20 -05:00
|
|
|
Opcode(0x1E6E1002);
|
|
|
|
Opcode(0x1E601840);
|
|
|
|
Opcode(0x1E611841);
|
|
|
|
Opcode(0x1E612800);
|
|
|
|
Opcode(0x1E601840);
|
|
|
|
Opcode(0x1E600800);
|
|
|
|
Opcode(0xD4200000);
|
|
|
|
Opcode(0xD65F03C0);
|
|
|
|
ExecuteOpcodes();
|
|
|
|
|
2018-09-08 13:23:07 -04:00
|
|
|
Assert.That(VectorExtractDouble(GetThreadState().V0, (byte)0), Is.EqualTo(16d));
|
2018-02-23 07:29:20 -05:00
|
|
|
}
|
|
|
|
|
2019-02-17 18:52:01 -05:00
|
|
|
[Test, Ignore("The Tester supports only one return point.")]
|
2018-11-01 00:22:09 -04:00
|
|
|
public void MiscF([Range(0u, 92u, 1u)] uint a)
|
2018-02-23 07:29:20 -05:00
|
|
|
{
|
2018-11-01 00:22:09 -04:00
|
|
|
ulong Fn(uint n)
|
2018-02-23 07:29:20 -05:00
|
|
|
{
|
2018-11-01 00:22:09 -04:00
|
|
|
ulong x = 0, y = 1, z;
|
2018-02-23 07:29:20 -05:00
|
|
|
|
|
|
|
if (n == 0)
|
|
|
|
{
|
2018-11-01 00:22:09 -04:00
|
|
|
return x;
|
2018-02-23 07:29:20 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
for (uint i = 2; i <= n; i++)
|
|
|
|
{
|
2018-11-01 00:22:09 -04:00
|
|
|
z = x + y;
|
|
|
|
x = y;
|
|
|
|
y = z;
|
2018-02-23 07:29:20 -05:00
|
|
|
}
|
|
|
|
|
2018-11-01 00:22:09 -04:00
|
|
|
return y;
|
2018-02-23 07:29:20 -05:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2018-09-08 13:23:07 -04:00
|
|
|
0x0000000000001000: MOV W4, W0
|
|
|
|
0x0000000000001004: CBZ W0, #0x3C
|
|
|
|
0x0000000000001008: CMP W0, #1
|
|
|
|
0x000000000000100C: B.LS #0x48
|
|
|
|
0x0000000000001010: MOVZ W2, #0x2
|
|
|
|
0x0000000000001014: MOVZ X1, #0x1
|
|
|
|
0x0000000000001018: MOVZ X3, #0
|
|
|
|
0x000000000000101C: ADD X0, X3, X1
|
|
|
|
0x0000000000001020: ADD W2, W2, #1
|
|
|
|
0x0000000000001024: MOV X3, X1
|
|
|
|
0x0000000000001028: MOV X1, X0
|
|
|
|
0x000000000000102C: CMP W4, W2
|
|
|
|
0x0000000000001030: B.HS #0x1C
|
|
|
|
0x0000000000001034: BRK #0
|
|
|
|
0x0000000000001038: RET
|
|
|
|
0x000000000000103C: MOVZ X0, #0
|
|
|
|
0x0000000000001040: BRK #0
|
|
|
|
0x0000000000001044: RET
|
|
|
|
0x0000000000001048: MOVZ X0, #0x1
|
|
|
|
0x000000000000104C: BRK #0
|
|
|
|
0x0000000000001050: RET
|
2018-02-23 07:29:20 -05:00
|
|
|
*/
|
|
|
|
|
2018-11-01 00:22:09 -04:00
|
|
|
SetThreadState(x0: a);
|
2018-02-23 07:29:20 -05:00
|
|
|
Opcode(0x2A0003E4);
|
|
|
|
Opcode(0x340001C0);
|
|
|
|
Opcode(0x7100041F);
|
|
|
|
Opcode(0x540001E9);
|
|
|
|
Opcode(0x52800042);
|
|
|
|
Opcode(0xD2800021);
|
|
|
|
Opcode(0xD2800003);
|
|
|
|
Opcode(0x8B010060);
|
|
|
|
Opcode(0x11000442);
|
|
|
|
Opcode(0xAA0103E3);
|
|
|
|
Opcode(0xAA0003E1);
|
|
|
|
Opcode(0x6B02009F);
|
|
|
|
Opcode(0x54FFFF62);
|
|
|
|
Opcode(0xD4200000);
|
|
|
|
Opcode(0xD65F03C0);
|
|
|
|
Opcode(0xD2800000);
|
|
|
|
Opcode(0xD4200000);
|
|
|
|
Opcode(0xD65F03C0);
|
|
|
|
Opcode(0xD2800020);
|
|
|
|
Opcode(0xD4200000);
|
|
|
|
Opcode(0xD65F03C0);
|
|
|
|
ExecuteOpcodes();
|
2018-04-18 16:22:45 -04:00
|
|
|
|
2018-11-01 00:22:09 -04:00
|
|
|
Assert.That(GetThreadState().X0, Is.EqualTo(Fn(a)));
|
2018-04-18 16:22:45 -04:00
|
|
|
}
|
|
|
|
|
2019-02-17 18:52:01 -05:00
|
|
|
[Explicit]
|
2018-04-18 16:22:45 -04:00
|
|
|
[Test]
|
|
|
|
public void MiscR()
|
|
|
|
{
|
2018-11-01 00:22:09 -04:00
|
|
|
const ulong result = 5;
|
2018-04-18 16:22:45 -04:00
|
|
|
|
|
|
|
/*
|
2018-09-08 13:23:07 -04:00
|
|
|
0x0000000000001000: MOV X0, #2
|
|
|
|
0x0000000000001004: MOV X1, #3
|
|
|
|
0x0000000000001008: ADD X0, X0, X1
|
|
|
|
0x000000000000100C: BRK #0
|
|
|
|
0x0000000000001010: RET
|
2018-04-18 16:22:45 -04:00
|
|
|
*/
|
|
|
|
|
|
|
|
Opcode(0xD2800040);
|
|
|
|
Opcode(0xD2800061);
|
|
|
|
Opcode(0x8B010000);
|
|
|
|
Opcode(0xD4200000);
|
|
|
|
Opcode(0xD65F03C0);
|
|
|
|
ExecuteOpcodes();
|
|
|
|
|
2018-11-01 00:22:09 -04:00
|
|
|
Assert.That(GetThreadState().X0, Is.EqualTo(result));
|
2018-04-18 16:22:45 -04:00
|
|
|
|
|
|
|
Reset();
|
|
|
|
|
|
|
|
/*
|
2018-09-08 13:23:07 -04:00
|
|
|
0x0000000000001000: MOV X0, #3
|
|
|
|
0x0000000000001004: MOV X1, #2
|
|
|
|
0x0000000000001008: ADD X0, X0, X1
|
|
|
|
0x000000000000100C: BRK #0
|
|
|
|
0x0000000000001010: RET
|
2018-04-18 16:22:45 -04:00
|
|
|
*/
|
|
|
|
|
|
|
|
Opcode(0xD2800060);
|
|
|
|
Opcode(0xD2800041);
|
|
|
|
Opcode(0x8B010000);
|
|
|
|
Opcode(0xD4200000);
|
|
|
|
Opcode(0xD65F03C0);
|
|
|
|
ExecuteOpcodes();
|
|
|
|
|
2018-11-01 00:22:09 -04:00
|
|
|
Assert.That(GetThreadState().X0, Is.EqualTo(result));
|
2018-04-18 16:22:45 -04:00
|
|
|
}
|
|
|
|
|
2019-02-17 18:52:01 -05:00
|
|
|
[Explicit]
|
2018-04-18 16:22:45 -04:00
|
|
|
[TestCase( 0ul)]
|
|
|
|
[TestCase( 1ul)]
|
|
|
|
[TestCase( 2ul)]
|
|
|
|
[TestCase(42ul)]
|
2018-11-01 00:22:09 -04:00
|
|
|
public void SanityCheck(ulong a)
|
2018-04-18 16:22:45 -04:00
|
|
|
{
|
2018-11-01 00:22:09 -04:00
|
|
|
uint opcode = 0xD503201F; // NOP
|
|
|
|
CpuThreadState threadState = SingleOpcode(opcode, x0: a);
|
2018-04-18 16:22:45 -04:00
|
|
|
|
2018-11-01 00:22:09 -04:00
|
|
|
Assert.That(threadState.X0, Is.EqualTo(a));
|
2018-02-23 07:29:20 -05:00
|
|
|
}
|
2019-02-17 18:52:01 -05:00
|
|
|
#endif
|
2018-02-23 07:29:20 -05:00
|
|
|
}
|
|
|
|
}
|